

# **Ultra-Sensitive Hall-Effect Speed and Direction Sensor with TPOS**



*Allegro MicroSystems reserves the right to make, from time to time, revisions to the anticipated product life cycle plan for a product to accommodate changes in production capabilities, alternative product availabilities, or market demand. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.*



## **Ultra-Sensitive Hall-Effect Speed and Direction Sensor with TPOS**

## **FEATURES AND BENEFITS DESCRIPTION**

- AEC-Q100 automotive qualified
- Senses speed and direction of ring magnets
	- $\Box$  Two matched bipolar Hall-effect switches on a single substrate
	- □ True Power-On State (TPOS): Recognizes hysteresis region at power-on
- Superior temperature stability
- Internal regulator for 3.3 to 24 V operation
- Symmetrical, high-sensitivity switch points
- Automotive grade
	- $\Box$  Solid-state reliability
	- □ Integrated ESD diodes
	- □ Robust structures for EMC protection
	- $\Box$  Short-circuit protected outputs
	- □ Reverse battery protection
	- $\Box$  –40°C to +150°C operating range

## **Package: 8-pin TSSOP (suffix LE)**



*Not to scale*

The A1232 is a highly sensitive, temperature-stable magnetic sensing device ideal for use in ring-magnet-based speed and direction systems in harsh automotive and industrial environments. It contains two bipolar, Hall-effect switches precisely arranged 1.63 mm apart. The switch outputs are thus in quadrature when interfaced with the proper ring magnet design. Internal logic processes the resulting digital signals to derive speed and direction information that is presented at the device's outputs, OUTPUT A and OUTPUT B.

The A1232 is designed for demanding, high-performance motor commutation applications. The Hall elements are photolithographically aligned to better than 1 μm. Accurately locating the two Hall elements eliminates a major manufacturing hurdle encountered in fine-pitch applications. The A1232 also has true power-on state (TPOS), the ability to detect when it is in the hysteresis band, beyond  $B_{OP}$ , or below  $B_{RP}$  at power-on. This provides reduced angle accuracy error due to missed start-up edges.

Post-assembly factory programming at Allegro provides sensitive, symmetrical switch points for both switches. Extremely low-drift amplifiers maintain this symmetry. The Allegro high-frequency chopper stabilization technique cancels offsets in each channel and allows for increased signal-to-noise ratio at the input of the internal comparators. This leads to stable operation across the operating temperature and voltage ranges and industry leading jitter performance.

*Continued on next page...*



#### **DESCRIPTION (continued)**

An on-chip regulator provides a wide operating voltage range. The A1232 is packaged in a plastic 8-pin surface mount TSSOP (LE). This gull-wing style package is optimized for the extended temperature

range of –40°C to 150°C. It is lead (Pb) free and RoHS-compliant, with a 100% matte-tin-plated leadframe.

#### **SELECTION GUIDE**







z  $\overline{\phantom{0}}$ 

## **SPECIFICATIONS**

#### **ABSOLUTE MAXIMUM RATINGS**



## **Pinout Diagram and Terminal List Table**



#### **Package LE, 8-Pin TSSOP Pinout Diagram**

#### **Terminal List Table**





#### **THERMAL CHARACTERISTICS: May require derating at maximum conditions; see Power Derating section.**





**Power Dissipation versus Ambient Temperature**

[1]Additional thermal information is available on the Allegro website, www.AllegroMicro.com



#### **ELECTRICAL CHARACTERISTICS: Valid over full operating temperature range unless otherwise noted; typical**  data applies to  $V_{CC}$  = 12 V and  $T_A$  = 25°C; see typical application circuits



[2] Output related specifications listed in the characteristic column are applicable to each output transistor unless otherwise noted.

[3] Maximum voltage operation must not exceed maximum junction temperature. Refer to power de-rating curves.

<sup>[4] V</sup><sub>OUT(MID)</sub> and I<sub>OUT(MID)</sub> specified typical values are found when connected as shown in Figure 10 and Figure 11. This information is only guaranteed available before the first magnetic field transition has occurred and after the power-on time has occurred. The output state transition from the  $t < t<sub>ON</sub>$  POS and the  $t > t<sub>ON</sub>$  POS is not considered the first magnetic field transition. See Figure 1 and the Magnetic Truth Table for power-on behavior.

[6] Power-On Time is the duration from when V<sub>CC</sub> rises above V<sub>CC(MIN)</sub> until both outputs have attained valid states.

[7] POS for both outputs is undefined for V<sub>CC</sub> < V<sub>CC(MIN)</sub>. Use of a V<sub>CC</sub> slew rate greater than 25 mV/µs is recommended.

 $^{[8]}$  Maximum specification limit is equivalent to  $l_{\text{CC}(MAX)} + 3$  mA.



<sup>[5]</sup>  $C_S$  = oscilloscope probe capacitance

#### **MAGNETIC CHARACTERISTICS: Valid over full operating temperature range unless otherwise noted; typical data**  applies to  $V_{CC}$  = 12 V and  $T_A$  = 25°C; see typical application circuits



 $[9]$  1G (gauss) = 0.1 mT (millitesla)

[10] Magnetic flux density, B, is indicated as a negative value for north-polarity magnetic fields, and as a positive value for south-polarity magnetic fields. The algebraic convention used here supports arithmetic comparison of north and south polarity values, where the relative strength of the field is indicated by the absolute value of B, and the sign indicates the polarity of the field (for example, a –100 G field and a 100 G field have equivalent strength, but opposite polarity).





## **ELECTRICAL OPERATING CHARACTERISTICS**









### **MAGNETIC CHARACTERISTICS**





**Channel A & B: Average Switchpoint Hysteresis versus Supply Voltage**



*Additional Magnetic Characteristics on next page.*

30 **V<sub>cc</sub>** (V) 20  $B_{\infty}$ 3.5 ©  $\mathsf{B}_\mathrm{op} \, \mathsf{A} \, \mathsf{B}_\mathrm{op} \, (\mathsf{G})$ 10 12  $B_{\rm op}$  &  $B_{\rm ap}$ 0 24  $B<sub>n</sub>$ 3.5 -10 12 -20 24 -30 -60 -40 -20 0 20 40 60 80 100 120 140 160 **TA (ºC)**







Allegro MicroSystems 955 Perimeter Road Manchester, NH 03103-3353 U.S.A.

www.allegromicro.com

microsystems





#### **MAGNETIC TRUTH TABLE**



**Key**

- $L = V_{OUT(ON)}$ , Low
- $M = V_{OUT(MID)}$ , Middle
- $H = V_{OUT(OFF)}$ , High
- SPD = High-Resolution Speed

DIR = Direction

X = Output Not Defined



## **FUNCTIONAL DESCRIPTION**

## **Typical Applications Operation**

As shown in Figure 1, the bipolar Hall-effect switches in the A1232 turn on when a south-polarity magnetic field perpendicular to the Hall element exceeds the operate point threshold  $(B<sub>OP</sub>)$ ; the switches turn off when a north-polarity magnetic field of sufficient strength exceeds the release point  $(B_{RP})$  The difference in the magnetic operate and release points is the hysteresis  $(B<sub>HYS</sub>)$ of the device.

$$
B_{HYS} = B_{OP} - B_{RP}
$$

This built-in hysteresis allows clean switching of the output even in the presence of external mechanical vibration and electrical noise.



#### **Figure 1: Output Voltage in Relation to Magnetic Flux Density Received**

The Hall-effect sensing elements are precisely located 1.63 mm apart across the width of the package (see Figure 2: A1232 Sensors and Relationship to Target). When used with a properly designed ring magnet, the outputs of the two switches will be in quadrature, or 90 degrees out of phase. The relationship of the various signals and the typical system timing is shown in Figure 3: Typical System Timing.

During operation (Run Mode), the output of the internal switches is encoded into a pair of signals representing the speed and direction of the target (see Functional Block Diagram on page 1). These signals appear at the OUTPUT A (speed) and OUTPUT B (direction) pins.



**Figure 2: A1232 Sensor and Relationship to Target**

OUTPUT B (direction) is a logic signal indicating the direction of rotation (assuming a ring magnet target). It is defined as off (high) for targets moving in the direction from E1 to E2 and on (low) for the direction E2 to E1. For instances when the rotation direction of the target changes, OUTPUT B changes state and then the speed output (OUTPUT A) resumes after a short delay  $(t_d,$  approximately 3 to 5  $\mu$ s). OUTPUT B (direction) is always updated before OUTPUT A (speed) and is updated at each Hall element's switching transition. This sequencing and built-in delay allow the tracking of target speed or position with an external counter without the loss of pulses.

OUTPUT A (speed) is a logic output representing the combined (XOR'ed) outputs of the two Hall-effect switches. This produces a digital output edge at each switch's transition beyond  $B_{OP}$  and  $B_{RP}$ . It will change state as the magnetic poles pass across the device at a rate given by Equation A and with a period given by Equation B:

$$
f_{\text{OUTPUTA}}\left(Hz\right) = \frac{V \times \omega}{60 \text{ seconds}} \times 2\tag{A}
$$

$$
T_{\text{outpula}}(s) = \frac{1}{f_{\text{outpula}}}
$$
 (B)

Example for  $\omega = 2$  and  $V = 60$  rpm (based on target depicted in Figure 3):



$$
f_{\text{OUTPUTA}} (Hz) = \frac{60 \times 2}{60 \text{ seconds}} \times 2 = 4 Hz
$$

$$
T_{\text{OUTPUTA}} (s) = \frac{1}{4 Hz} = 250 ms
$$

Key:

- $V = Axle Shaff Speed (rpm)$
- $\omega$  = Number of North and South Pole-Pairs per Axle Mechanical Revolution
- $f =$  Cycles per Second (Hz)
- $T =$  Time Duration of One Mechanical Period (s)

Immediately after turn-on, the device will be in a special True Power-On State (TPOS) mode. This mode allows the device to detect and indicate that one or both of the switches is in the hysteresis region, i.e., that the applied field is between  $B_{OP}$  and  $B_{RP}$ .







## **Power-On Sequence and Timing**

The states of OUTPUT A and OUTPUT B are only valid when the supply voltage is within the specified operating range  $(V_{CC(min)} \leq V_{CC} \leq V_{CC(max)}$ ) and the power-on time has elapsed  $(t > t_{ON})$ . Refer to Figure 4: Power-On Sequence and Timing for an illustration of the power-on sequence.

## **True Power-On State (TPOS)**



#### **Figure 4: Power-on Sequence and Timing**

Immediately after power-on (Figure 4, after  $t_{ON}$  has elapsed), OUTPUT A and OUTPUT B will follow the state of the corresponding switches rather than the outputs of the speed and direction logic. This mode allows the device to detect and indicate that one or both of the switches is in the hysteresis region (i.e., that the applied field is between  $B_{OP}$  and  $B_{RP}$ ). Additionally, while in TPOS mode, the outputs will report if the corresponding switch is beyond  $B_{OP}$  or below  $B_{RP}$ . These output states,  $V_{OUT(ON)}$  for B  $>$  B<sub>OP</sub> and V<sub>OUT(OFF)</sub> for B  $<$  B<sub>RP</sub>, reflect the output polarity and level corresponding to the target feature (magnet pole) nearest the switch.

In Run Mode, the outputs will be driven only either high or low, that is, to  $V_{\text{OUT(OFF)}}$  or  $V_{\text{OUT(ON)}}$ , as the A1232 indicates the movement of the target. (The precise voltage levels are dictated by the load circuit and pull-up voltage on each output.) While the A1232 is in TPOS mode and either or both of the sensors are in their hysteresis range  $(B_{OP} < B < B_{RP})$ , a third state is present on the corresponding output as shown in Figure 5: Power-On State

vs. Applied Field. Dynamic current limiting circuitry holds the output sink current at  $I_{\text{OUT(MID)}}$ , creating an output state known as  $V_{\text{OUT(MID)}}$ .



#### **Figure 5: Power-On State vs. Applied Field**

The output voltage corresponding to  $V_{\text{OUT(MID)}}$  is given by:

## $V_{OUT(MID)} = V_{OUT(OFF)} - [I_{OUT(MID)} \times R_{LOAD}]$

By choosing the correct load resistor,  $R_{LOAD}$ , this middle output state can be made equal to half of the pull-up voltage. This is the case when using the typical application circuits shown in Figures 10 and 11. See the Circuit Analysis Example table following the typical application circuits for more details. The host must be able to detect this middle state in order to make use of the TPOS information.

After exiting TPOS mode, only the standard low  $(V_{\text{OUT(ON)}})$  and high ( $V_{\text{OUT(OFF)}}$ ) output states are produced to indicate target speed and direction. Both outputs exit TPOS mode together, and only after each switch has detected a magnetic field transition from their power-on state (that is, beyond  $B_{OP}$  or  $B_{RP}$ ). Internal comparators prevent the outputs from entering the  $I_{\text{OUT(MID)}}$  state if it was not activated at the moment of power-on. Once having exited TPOS mode, the outputs will not re-enter TPOS mode as long as power is maintained.

#### **NOTE:**

**The states of OUTPUT A and OUTPUT B are only valid when the supply voltage is within the specified operating range and the power-on time has elapsed. See Power-on Sequence and Timing for details.**



## **Target Design/Selection**

Internal logic circuitry produces outputs representing the speed (OUTPUT A) and direction (OUTPUT B) of the magnetic field passing across the face of the package. The response of the device to the magnetic field produced by a rotating ring magnet is shown in Figure 3. (Note the phase shift between the two integrated Hall elements.)

For the direction signal to be correct, the switch points of the Hall elements must be adequately matched and a quadrature relationship must be maintained between the target's magnetic poles and the spacing of the two Hall elements (E1 and E2). A quadrature relationship produces Hall switch phase separation of 90°.

For optimal performance, the device should be actuated by a ring magnet that presents to the front of the device fields with a pole pitch two times the Hall element-to-element spacing of 1.63 mm. The period  $(T)$  is then equal to twice the pole pitch  $(P)$ , as depicted by Figure 6 and Equation C. This will produce a sinusoidal magnetic field whose period corresponds to four times the element-to-element spacing:

For 
$$
P = 2 \times 1.63
$$
 mm = 3.26 mm (C)

$$
T = 2 \times 3.26 \text{ mm} = 6.52 \text{ mm}
$$



**Figure 6a: Device Orientation to Target**



**(Target moves past device pin 1 to pin 8)**





 $\mathsf{Peak}\text{-}\mathsf{Peak}\mathsf{Flux}\ \mathsf{Den}\mathsf{slity}\ \mathsf{B}_{\sf p\kappa,\sf p\kappa}\ (\mathsf{G})$ Peak-to-Peak Flux Density, B<sub>PK-PK</sub> (G) 800 700 600 500 400 300 200 100 0 0 **Air Gap** 

**Figure 7b: Example of Ring Magnetic Flux Density Peak-to-Peak vs. Air Gap**

## **Figure 7: Example of Target Magnetic Field Profile**

The A1232 requires a minimum magnetic field input to guarantee switching, as described in Equation D:

$$
B_{PK-PK} = B_{OP(MAX)} + |B_{RP(MIN)}|,\tag{D}
$$

$$
B_{PK-PK} = 30 G + 30 G = 60 G
$$

Based on the maximum operate point  $(B_{OP(MAX)})$  and the mini-



mum release point  $(B_{RP(MIN)})$ , it is recommended to ensure the target's magnetic input signal remains above 60 G peak-to-peak when centered about 0 G. If the system has a magnetic offset component present, field values  $B_{OP}$  and  $B_{RP}$  must be exceeded to continue switching. Thus, for optimal performance it is recommended to interface the sensor with an alternating bipolar magnetic field profile that continuously exceeds  $B_{OP(MAX)}$  and  $B_{RP(MIN)}$ .

As depicted in Figure 7, the sinusoidal profile created by the alternating north and south poles of a rotating ring magnet decreases in magnitude as the air gap is increased. The minimum peak-to-peak flux density must be accounted for in system air gap tolerances.

## **Operation with Fine-Pitch Ring Magnets**

For targets with a circular pitch of less than 4 mm, a performance improvement can be observed by rotating the front face of the device (refer to Figure 8). This rotation decreases the effective Hall element-to-element spacing (D), provided that the Hall elements are not rotated beyond the width of the target.



**Figure 8: Operation with Fine-Pitch Ring Magnets**



## **Chopper Stabilization Technique**

A limiting factor for switch point accuracy when using Halleffect technology is the small signal voltage developed across the Hall plate. This voltage is proportionally small relative to the offset that can be produced at the output of the Hall sensor. This makes it difficult to process the signal and maintain an accurate, reliable output over the specified temperature and voltage range. Chopper Stabilization is a proven approach used to minimize Hall offset.

The Allegro technique, dynamic quadrature offset cancellation, removes key sources of the output drift induced by temperature and package stress. This offset reduction technique is based on a signal modulation-demodulation process. Figure 9: Example of Chopper Stabilization Circuit (Dynamic Offset Cancellation) illustrates how it is implemented.

The undesired offset signal is separated from the magnetically induced signal in the frequency domain through modulation.

The subsequent demodulation acts as a modulation process for the offset causing the magnetically induced signal to recover its original spectrum at baseband while the dc offset becomes a high frequency signal. Then, using a low-pass filter, the signal passes while the modulated DC offset is suppressed.

Allegro's innovative chopper-stabilization technique uses a high frequency clock. The high-frequency operation allows a greater sampling rate that produces higher accuracy, reduced jitter, and faster signal processing. Additionally, filtering is more effective and results in a lower noise analog signal at the sensor output. Devices such as the A1232 that utilize this approach have an extremely stable quiescent Hall output voltage, are immune to thermal stress, and have precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process which allows the use of low offset and low noise amplifiers in combination with high-density logic and sample and hold circuits.



**Figure 9: Example of Chopper Stabilization Circuit (Dynamic Offset Cancellation)**



## **Regulated Supply**

This device requires minimal protection circuitry for operation from a regulated power supply. The on-chip voltage regulator provides immunity to power supply variations between 3.3 V and 18 V. Because the device has open-drain outputs, pull-up resistors must be used. If protection against coupled and injected noise is required, then a simple bypass capacitor filter is recommended. Refer to the circuit in Figure 10 for an example.

## **Unregulated Supply**

In applications where the A1232 receives its power from an unregulated source such as a car battery, additional measures may be required to protect it against supply-side transients. Specifications for such transients will vary so protection-circuit design should be optimized for each application. For example, the circuit shown in Figure 11 includes an optional Zener diode that offers additional high voltage load-dump protection and noise filtering by means of a series resistor and capacitor. In addition to this, an optional series diode is included, and this protects against highvoltage reverse battery conditions beyond the capability of the built-in reverse-battery protection.



**Figure 10: Typical Application Circuit for Regulated Power Supply**



**Figure 11: Typical Application Circuit for Unregulated Power Supply**





**Figure 12: Application Circuit Example**





 $^{[12]}$  Except for the 12 V typical calculations, the output on voltage is assumed worse case of 500 mV. Actual application values will vary.

<sup>[13]</sup> Output sink current calculations are for demonstrational purposes only and actual I<sub>OUT(ON)</sub> and V<sub>OUT(ON)</sub> values will vary with different pull-up source and resistor values, in addition to T<sub>J</sub> and V<sub>CC</sub>. During normal operation the device's output sink current is internally limited to between 30 mA and 70 mA.



#### **POWER DERATING**

The device must be operated below the maximum junction temperature of the device  $(T_{J(max)})$ . Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating  $T_I$  (Thermal data is also available on the Allegro MicroSystems Web site, www.AllegroMicro.com).

The Package Thermal Resistance  $(R_{0JA})$  is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity (K) of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case  $(R_{\theta JC})$  is relatively small component of  $R_{\theta JA}$ . Ambient air temperature  $(T_A)$  and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation or  $P_D$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate  $T_J$ , at  $P_D$ .

$$
P_D = V_{IN} \times I_{IN} \tag{1}
$$

$$
\varDelta T = P_D \times R_{\theta J A} \tag{2}
$$

$$
T_J = T_A + \varDelta T \tag{3}
$$

For example, given common conditions such as:

 $T_A$ = 25°C, V<sub>CC</sub> = 12 V, I<sub>CC</sub> = 4 mA, and R<sub> $\theta$ JA</sub> = 145°C/W, then:

$$
P_D = V_{CC} \times I_{CC} = 12 \text{ } V \times 4 \text{ } mA = 48 \text{ } mW
$$

$$
\Delta T = P_D \times R_{\theta J A} = 48 \text{ } mW \times 145^{\circ} \text{C/W} = 7^{\circ} \text{C}
$$

$$
T_J = T_A + \Delta T = 25^{\circ} \text{C} + 7^{\circ} \text{C} = 32^{\circ} \text{C}
$$

A worst-case estimate ( $P_{D \text{ (max)}}$ ) represents the maximum allowable power level, without exceeding  $T_{J \, (max)}$ , at a selected  $R_{\theta JA}$ and  $T_A$ .

Example: Reliability for  $V_{CC}$  at  $T_A = 150$ °C, package LE, using a four-layer PCB.

Observe the worst-case ratings for the device, specifically:  $R_{\theta JA} = 145^{\circ}C/W$ ,  $T_{J \text{ (max)}} = 165^{\circ}C$ ,  $V_{CC \text{ (max)}} = 24$  V, and  $I_{CC \text{ (max)}}$  $= 6$  mA.

Calculate the maximum allowable power level  $(P_{D \text{ (max)}})$ . First, invert equation 3:

$$
\Delta T \, (max) = T_{J \, (max)} - T_A = 165^{\circ}C - 150^{\circ}C = 15^{\circ}C
$$

This provides the allowable increase to  $T<sub>I</sub>$  resulting from internal

power dissipation. Then, invert equation 2:

$$
P_{D \text{ (max)}} = \Delta T \text{ (max)} \div R_{\theta J A}
$$

$$
P_{D \text{ (max)}} = 15^{\circ}C \div 145^{\circ}C/W = 103 \text{ mW}
$$

Finally, invert equation 1 with respect to voltage:

$$
V_{CC\ (est)} = P_{D\ (max)} \div I_{CC\ (max)}
$$

$$
V_{CC\ (est)} = 103\ mW \div 6\ mA = 17.2\ V
$$

The result indicates that, at  $T_A$ , the application and device can dissipate adequate amounts of heat at voltages  $\leq$  V<sub>CC (est)</sub>.

Compare  $V_{CC \text{(est)}}$  to  $V_{CC \text{(max)}}$ . If  $_{VCC \text{(est)}} \leq V_{CC \text{(max)}}$ , then reliable operation between  $V_{CC \text{(est)}}$  and  $V_{CC \text{(max)}}$  requires enhanced  $R_{\text{HJA}}$ . If  $V_{\text{CC (est)}} \geq V_{\text{CC (max)}}$ , then operation between  $V_{\text{CC (est)}}$  and  $V_{CC \, (max)}$  is reliable under these conditions.

In cases where the  $V_{CC \, (max)}$  level is known, and the system designer would like to determine the maximum allowable ambient temperature  $(T_{A \text{ (max)}})$ , the calculations can be reversed.

For example, in a worst-case scenario with conditions  $V_{CC \, (max)}$  = 24 V and  $I_{CC \, (max)} = 6$  mA, using equation 1 the largest possible amount of dissipated power is:

$$
P_D = V_{IN} \times I_{IN}
$$
  

$$
P_D = 24 \ V \times 6 \ mA = 144 \ mW
$$

Then, by rearranging equation 3:

$$
T_{A \text{ (max)}} = T_{J \text{ (max)}} - \Delta T
$$
  
\n
$$
T_{A \text{ (max)}} = 165 \text{°C/W} - (144 \text{ mW} \times 145 \text{°C/W})
$$
  
\n
$$
T_{A \text{ (max)}} = 165 \text{°C/W} - 20.88 \text{°C} = 144.12 \text{°C}
$$

In another example, the maximum supply voltage is equal to  $V_{\text{CC}(MIN)}$ . Therefore,  $V_{\text{CC}(max)} = 3.3$  V and  $I_{\text{CC}(max)} = 6$  mA. By using equation 1 the largest possible amount of dissipated power is:

$$
P_D = V_{IN} \times I_{IN}
$$
  

$$
P_D = 3.3 \ V \times 6 \ mA = 19.8 \ mW
$$

Then, by rearranging equation 3:

$$
T_{A \text{ (max)}} = T_{J \text{ (max)}} - \Delta T
$$
  
\n
$$
T_{A \text{ (max)}} = 165 \, \text{°C/W} - (19.8 \, \text{mW} \times 145 \, \text{°C/W})
$$
  
\n
$$
T_{A \text{ (max)}} = 165 \, \text{°C/W} - 2.9 \, \text{°C} = 162.1 \, \text{°C}
$$



Allegro MicroSystems 955 Perimeter Road Manchester, NH 03103-3353 U.S.A. www.allegromicro.com

#### **PACKAGE OUTLINE DRAWING** For Reference Only — Not for Tooling Use<br>
(Reference Allegro DWG-0000381, Rev. 1 and JEDED MO-153AA)<br>
Dimensions in millimeters - NOT TO SCALE<br>
Dimensions exclusive of mold flash, gate burrs, and dambar protrusions<br>
Exact  $-3.00 \pm 0.10 -$ 8º 0º  $\frac{\sqrt{E}}{1.50}$ €  $\triangle$ 8  $\mathbf{R}$  $\begin{matrix} \end{matrix}$ F 0.09  $0.02$  $1.38 / E$ Л 6.40 BSC 4.40 ±0.10 1.63 E  $\mathbf{0}$  $\cdot \mathbb{Z}$  $\overline{\mathbb{A}}$ E2<u>/E</u> ₩ Ë  $\overline{\phantom{a}}$ T  $\frac{1}{0.60}$ +0.15 1.00 REF  $-0.10$ E1 <u>/E</u> ᠯ 1 2 Branded Face 0.25 BSC ◀ → ▼ SEATING PLANE GAUGE PLANE  $1.10$  MAX  $\boxed{C}$ 8X<br>△0.10 C ĦΙ SEATING  $\sum_{0.15}$ PLANE 0.30  $0.05$ 0.19 0.65 BSC 1  $\blacksquare$  $\circ$ XXX Ξ  $\mathcal A$  Date Code 8 ↑ C Standard Branding Reference View 1.70 Line 1 = 3 characters Line  $2 = 6$  characters Line 1: Pin 1 dot, Part Number Line 2: Logo A, 4 digit Date Code Bottom Mark: Assembly Lot Number, first 10 digits equally split into 2 rows 6.40 BSC A Terminal #1 mark area B Reference land pattern layout (reference IPC7351 SOP65P640X110-8M); all pads minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5) C Branding scale and appearance at supplier discretion 1 2 D Active Area Depth = 0.36 mm REF <u>is PCB Layout Reference View</u>  $\sqrt{\epsilon}$  Hall elements (E1 and E2), not to scale

**Figure 13: Package LE, 8-Pin TSSOP**



#### **REVISION HISTORY**



Copyright 2024, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

**[www.allegromicro.com](http://www.allegromicro.com)**

