

## ISO7821x High-Performance, 8000VPK Reinforced Dual Channel Digital Isolator

#### 1 Features

- Signaling Rate: Up to 100Mbps
- Wide Supply Range: 2.25V to 5.5V
- 2.25V to 5.5V Level Translation
- Wide Temperature Range: –55°C to 125°C
- Low Power Consumption, Typical 1.8mA per Channel at 1Mbps
- Low Propagation Delay: 11ns Typical (5V Supplies)
- Industry leading CMTI(Min): ±100kV/µs
- Robust Electromagnetic Compatibility (EMC)
- · System-Level ESD, EFT, and Surge Immunity
- Low Emissions
- Isolation Barrier Life: > 25 Years
- SOIC-16 Wide Body (DW) and Extra-Wide Body (DWW) Package Options
- Safety and Regulatory Approvals:
  - 8000V<sub>PK</sub> Reinforced Isolation per DIN V VDE V 0884-10 (VDE V 0884-10):2006-12
  - 5.7kV<sub>RMS</sub> Isolation for 1 minute per UL 1577
  - CSA Component Acceptance Notice 5A, IEC 60950-1 and IEC 60601-1 End Equipment Standards
  - CQC Certification per GB4943.1-2011
  - TUV Certification per EN 61010-1 and EN 60950-1
  - All DW Package Certifications Complete; DWW Package Certifications Complete per UL, TUV and Planned for VDE, CSA, and CQC

## 2 Applications

- Industrial Automation
- Motor Control
- Power Supplies
- Solar Inverters
- Medical Equipment
- Hybrid Electric Vehicles

### **3 Description**

The ISO7821 is a high-performance, dual-channel digital isolator with 8000V<sub>PK</sub> isolation voltage. This device has reinforced isolation certifications according to VDE, CSA, CQC, and TUV. The isolator provides high electromagnetic immunity and low emissions at low power consumption, while isolating CMOS or LVCMOS digital I/Os. Each isolation channel has a logic input and output buffer separated by silicon dioxide (SiO<sub>2</sub>) insulation barrier. ISO7821 has one forward and one reverse-direction channel. If the input power or signal is lost, default output is 'high' for the ISO7821 and 'low' for the ISO7821F device. Used in conjunction with isolated power supplies, this device prevents noise currents on a data bus or other circuits from entering the local ground and interfering with or damaging sensitive circuitry. Through innovative chip design and layout techniques, electromagnetic compatibility of ISO7821 has been significantly enhanced to ease systemlevel ESD, EFT, Surge and Emissions compliance. ISO7821 is available in 16-pin SOIC wide-body (DW) and extra-wide body (DWW) packages. The DWW package option comes with enable pins which can be used to put the respective outputs in high impedance for multi-controller driving applications and to reduce power consumption.

| r uonago information |                                 |                  |                                |  |  |
|----------------------|---------------------------------|------------------|--------------------------------|--|--|
| PART<br>NUMBER       | PACKAGE<br>(1)                  | BODY SIZE (NOM)  | PACKAGE<br>SIZE <sup>(2)</sup> |  |  |
| 1907821              | DW (SOIC,<br>16)                | 10.30mm × 7.50mm | 10.30mm ×<br>10.30mm           |  |  |
| ISO7821,<br>ISO7821F | DWW (Extra<br>wide SOIC,<br>16) | 10.30mm × 14.0mm | 10.30mm ×<br>17.25mm           |  |  |

#### **Package Information**

(1) For all available packages, see the orderable addendum at the end of the data sheet.

(2) The package size (length × width) is a nominal value and includes pins, where applicable.



- A. V<sub>CCI</sub> and GNDI are supply and ground connections respectively for the input channels.
- B. V<sub>CCO</sub> and GNDO are supply and ground connections respectively for the output channels.

#### **Simplified Schematic**

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



## **Table of Contents**

| 1 Features<br>2 Applications                       | 1      |
|----------------------------------------------------|--------|
| 3 Description<br>4 Pin Configuration and Functions | 1<br>3 |
| 5 Specifications                                   |        |
| 5.1 Absolute Maximum Ratings                       |        |
| 5.2 ESD Ratings                                    |        |
| 5.3 Recommended Operating Conditions               |        |
| 5.4 Thermal Information                            | 5      |
| 5.5 Power Dissipation Characteristics              | 5      |
| 5.6 Electrical Characteristics, 5 V                | 6      |
| 5.7 Electrical Characteristics, 3.3 V              | 7      |
| 5.8 Electrical Characteristics, 2.5 V              | 8      |
| 5.9 Power Ratings                                  | 8      |
| 5.10 Insulation Specifications                     | . 8    |
| 5.11 Safety-Related Certifications                 |        |
| 5.12 Safety Limiting Values                        | .12    |
| 5.13 Switching Characteristics, 5 V                | 13     |
| 5.14 Switching Characteristics, 3.3 V              |        |
| 5.15 Switching Characteristics, 2.5 V              |        |
| 5.16 Typical Characteristics                       | 15     |

| 6 Parameter Measurement Information                  | 16 |
|------------------------------------------------------|----|
| 7 Detailed Description                               | 18 |
| 7.1 Overview                                         | 18 |
| 7.2 Functional Block Diagram                         |    |
| 7.3 Feature Description                              |    |
| 7.4 Device Functional Modes                          |    |
| 8 Application and Implementation                     |    |
| 8.1 Application Information                          |    |
| 8.2 Typical Application                              |    |
| 8.3 Power Supply Recommendations                     |    |
| 8.4 Layout                                           |    |
| 9 Device and Documentation Support                   |    |
| 9.1 Related Documentation                            |    |
| 9.2 Receiving Notification of Documentation Updates. |    |
| 9.3 Support Resources                                |    |
| 9.4 Trademarks                                       |    |
| 9.5 Electrostatic Discharge Caution                  |    |
| 9.6 Glossary                                         |    |
| 10 Revision History                                  |    |
| 11 Mechanical, Packaging, and Orderable              |    |
| Information                                          |    |
|                                                      |    |



## **4** Pin Configuration and Functions







Figure 4-2. DWW Package 16-Pin (SOIC) Top View

Table 4-1. Pin Functions

|                  | PIN                 |           |      |                                                                                                                          |  |
|------------------|---------------------|-----------|------|--------------------------------------------------------------------------------------------------------------------------|--|
| NAME             | NO.                 | NO.       | Туре | DESCRIPTION                                                                                                              |  |
| NAME             | DW                  | DWW       | 1    |                                                                                                                          |  |
| GND1             | 1, 7                | 2,8       | -    | Ground connection for V <sub>CC1</sub>                                                                                   |  |
| GND2             | 9, 16               | 9,15      | -    | Ground connection for V <sub>CC2</sub>                                                                                   |  |
| INA              | 13                  | 12        | I    | Input, channel A                                                                                                         |  |
| INB              | 5                   | 6         | I    | Input, channel B                                                                                                         |  |
| NC               | 2, 6, 8, 10 ,11, 15 | 3,7,10,14 | -    | Not connected                                                                                                            |  |
| OUTA             | 4                   | 5         | 0    | Output, channel A                                                                                                        |  |
| OUTB             | 12                  | 11        | 0    | Output, channel B                                                                                                        |  |
| V <sub>CC1</sub> | 3                   | 1         | _    | Power supply, V <sub>CC1</sub>                                                                                           |  |
| V <sub>CC2</sub> | 14                  | 16        | _    | Power supply, V <sub>CC2</sub>                                                                                           |  |
| EN1              | -                   | 4         | I    | Output enable 1. Output pins on side 1 are enabled when EN1 is high or open and in high-impedance state when EN1 is low. |  |
| EN2              | -                   | 13        | I    | Output enable 2. Output pins on side 2 are enabled when EN2 is high or open and in high-impedance state when EN2 is low. |  |



## **5** Specifications

#### 5.1 Absolute Maximum Ratings

| (1)                                   |                                     | MIN  | MAX                                  | UNIT |
|---------------------------------------|-------------------------------------|------|--------------------------------------|------|
| Supply voltage <sup>(2)</sup>         | V <sub>CC1</sub> , V <sub>CC2</sub> | -0.5 | 6                                    | V    |
| Voltage                               | INx, OUTx                           | -0.5 | V <sub>CC</sub> + 0.5 <sup>(3)</sup> | V    |
| Output Current                        | I <sub>O</sub>                      | -15  | 15                                   | mA   |
| Surge Immunity                        |                                     |      | 12.8                                 | kV   |
| Storage temperature, T <sub>stg</sub> |                                     | -65  | 150                                  | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values.

(3) Maximum voltage must not exceed 6 V.

#### 5.2 ESD Ratings

|                  |                         |                                                                                                | VALUE | UNIT |
|------------------|-------------------------|------------------------------------------------------------------------------------------------|-------|------|
| V                | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins $^{(1)}$                          | ±6000 | V    |
| V <sub>ESD</sub> |                         | Charged device model (CDM), per JEDEC specification JESD22-C101, all $\ensuremath{pins^{(2)}}$ | ±1500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### **5.3 Recommended Operating Conditions**

|                                     |                                     |                                       | MIN                                    | ТҮР | MAX                    | UNIT |
|-------------------------------------|-------------------------------------|---------------------------------------|----------------------------------------|-----|------------------------|------|
| V <sub>CC1</sub> , V <sub>CC2</sub> | Supply voltage                      |                                       | 2.25                                   |     | 5.5                    | V    |
|                                     |                                     | V <sub>CCO</sub> <sup>(2)</sup> = 5 V | -4                                     |     |                        |      |
| I <sub>OH</sub>                     | High-level output current           | V <sub>CCO</sub> = 3.3 V              | -2                                     |     |                        | mA   |
|                                     |                                     | V <sub>CCO</sub> = 2.5 V              | -1                                     |     |                        |      |
|                                     |                                     | V <sub>CCO</sub> = 5 V                |                                        |     | 4                      |      |
| I <sub>OL</sub>                     | Low-level output current            | V <sub>CCO</sub> = 3.3 V              |                                        |     | 2                      | mA   |
|                                     |                                     | V <sub>CCO</sub> = 2.5 V              |                                        |     | 1                      |      |
| V <sub>IH</sub>                     | High-level input voltage            |                                       | 0.7 x V <sub>CC I</sub> <sup>(2)</sup> |     | V <sub>CCI</sub>       | V    |
| V <sub>IL</sub>                     | Low-level input voltage             |                                       | 0                                      |     | 0.3 x V <sub>CCI</sub> | V    |
| DR                                  | Signaling rate                      |                                       | 0                                      |     | 100                    | Mbps |
| Tj                                  | Junction temperature <sup>(1)</sup> |                                       | -55                                    |     | 150                    | °C   |
| T <sub>A</sub>                      | Ambient temperature                 |                                       | -55                                    | 25  | 125                    | °C   |

(1) To maintain the recommended operating conditions for T<sub>J</sub>, see the *Thermal Information* table.

(2)  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ .



#### **5.4 Thermal Information**

|                          |                                              | ISO       |            |      |
|--------------------------|----------------------------------------------|-----------|------------|------|
|                          | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC) | DWW (SOIC) | UNIT |
|                          |                                              | 16 PINS   | 16-PINS    |      |
| R <sub>0JA</sub>         | Junction-to-ambient thermal resistance       | 84.7      | 84.7       | °C/W |
| R <sub>0JC(top)</sub>    | Junction-to-case(top) thermal resistance     | 47.3      | 46.0       | °C/W |
| R <sub>θJB</sub>         | Junction-to-board thermal resistance         | 49.4      | 54.5       | °C/W |
| ΨJT                      | Junction-to-top characterization parameter   | 19.1      | 18.5       | °C/W |
| Ψ <sub>JB</sub>          | Junction-to-board characterization parameter | 48.8      | 53.8       | °C/W |
| R <sub>0JC(bottom)</sub> | Junction-to-case(bottom) thermal resistance  | n/a       | n/a        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

#### **5.5 Power Dissipation Characteristics**

|                 |                                                     |                                                                                                                                             | VALUE | UNIT |
|-----------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------|------|
| PD              | Maximum power dissipation by ISO7821                |                                                                                                                                             | 100   |      |
| P <sub>D1</sub> | Maximum power dissipation by side-1 of ISO7821<br>x | $V_{CC1} = V_{CC2} = 5.5 \text{ V}$ , $T_J = 150^{\circ}\text{C}$ ,<br>$C_L = 15 \text{ pF}$ , input a 50 MHz 50% duty cycle<br>square wave | 50    | mW   |
| P <sub>D2</sub> | Maximum power dissipation by side-2 of ISO7821<br>x |                                                                                                                                             | 50    |      |



## 5.6 Electrical Characteristics, 5 V

|                                     | PARAMETER                          | TEST CONDITIONS                                                                                                 | MIN                                   | ТҮР             | MAX | UNIT  |
|-------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------|-----|-------|
| V <sub>OH</sub>                     | High-level output voltage          | I <sub>OH</sub> = –4 mA; see Figure 6-1                                                                         | $V_{\rm CCO}$ <sup>(1)</sup> – 0.4    | $V_{CCO} - 0.2$ |     | V     |
| V <sub>OL</sub>                     | Low-level output voltage           | I <sub>OL</sub> = 4 mA; see Figure 6-1                                                                          |                                       | 0.2             | 0.4 | V     |
| V <sub>I(HYS)</sub>                 | Input threshold voltage hysteresis |                                                                                                                 | 0.1 x V <sub>CCO</sub> <sup>(1)</sup> |                 |     | V     |
| I <sub>IH</sub>                     | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx or ENx                                                 |                                       |                 | 10  |       |
| IIL                                 | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                                                             | -10                                   |                 |     | μA    |
| CMTI                                | Common-mode transient immunity     | $V_{I} = V_{CCI}$ or 0 V; see Figure 6-4                                                                        | 100                                   |                 |     | kV/µs |
| Supply Cu                           | irrent - ISO7821DW and ISO7821FDW  |                                                                                                                 |                                       |                 |     |       |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC Signal                          | $V_{I} = 0 V (ISO7821F) , V_{I} = V_{CCI}^{(1)}$<br>(ISO7821)                                                   |                                       | 1.2             | 1.7 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC Signal                          | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7821F) , V <sub>I</sub> = 0 V<br>(ISO7821)                 |                                       | 2.4             | 3.4 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 1 Mbps                             | All channels switching with square wave                                                                         | ·                                     | 1.8             | 2.6 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 10 Mbps                            | clock input;                                                                                                    | ·                                     | 2.4             | 3.2 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 100 Mbps                           | C <sub>L</sub> = 15 pF                                                                                          | ·                                     | 7.5             | 9.3 | mA    |
| Supply Cu                           | irrent - ISO7821DWW and ISO7821FDW | w                                                                                                               | ·                                     | ·               |     |       |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            |                                                                                                                 |                                       | 0.7             | 1.1 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            | EN1 = EN2 = 0V, V <sub>1</sub> = V <sub>CCI</sub> <sup>(1)</sup><br>(ISO7821F) , V <sub>1</sub> = 0 V (ISO7821) |                                       | 1.8             | 2.9 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC Signal                          | $V_{I} = 0 V (ISO7821F) , V_{I} = V_{CCI}^{(1)}$<br>(ISO7821)                                                   |                                       | 1.2             | 1.7 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC Signal                          | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7821F) , V <sub>I</sub> = 0 V<br>(ISO7821)                 |                                       | 2.4             | 3.5 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 1 Mbps                             |                                                                                                                 |                                       | 1.9             | 2.7 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 10 Mbps                            | All channels switching with square wave clock input; C <sub>1</sub> = 15 pF                                     |                                       | 2.5             | 3.2 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 100 Mbps                           |                                                                                                                 |                                       | 7.7             | 9.3 | mA    |

(1)  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ .



## 5.7 Electrical Characteristics, 3.3 V

| $V_{CC1} = V_{CC2} = 3.3 V \pm 10\%$ ( | over recommended opera | ting conditions unless | otherwise noted) |
|----------------------------------------|------------------------|------------------------|------------------|
|                                        |                        |                        |                  |

|                                     | PARAMETER                          | TEST CONDITIONS                                                                                                 | MIN                                   | TYP                    | MAX | UNIT  |
|-------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------|-----|-------|
| V <sub>OH</sub>                     | High-level output voltage          | I <sub>OH</sub> = –2 mA; see Figure 6-1                                                                         | V <sub>CCO</sub> <sup>(1)</sup> – 0.4 | V <sub>CCO</sub> – 0.2 |     | V     |
| V <sub>OL</sub>                     | Low-level output voltage           | I <sub>OL</sub> = 2 mA; see Figure 6-1                                                                          |                                       | 0.2                    | 0.4 | V     |
| V <sub>I(HYS)</sub>                 | Input threshold voltage hysteresis |                                                                                                                 | 0.1 x V <sub>CCO</sub>                |                        |     | V     |
| I <sub>IH</sub>                     | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx or ENx                                                 |                                       |                        | 10  | μA    |
| IIL                                 | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                                                             | -10                                   |                        |     | μΑ    |
| CMTI                                | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CCI</sub> or 0 V; see Figure 6-4                                                        | 100                                   |                        |     | kV/µs |
| Supply Cu                           | rrent - ISO7821DW and ISO7821FDW   |                                                                                                                 |                                       |                        | •   |       |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC Signal                          | V <sub>I</sub> = 0 V (ISO7821F) , V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup><br>(ISO7821)                 |                                       | 1.2                    | 1.7 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC Signal                          | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7821F) , V <sub>I</sub> = 0 V<br>(ISO7821)                 |                                       | 2.4                    | 3.4 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 1 Mbps                             |                                                                                                                 |                                       | 1.8                    | 2.6 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 10 Mbps                            | All channels switching with square wave<br>clock input; C <sub>I</sub> = 15 pF                                  |                                       | 2.2                    | 3   | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 100 Mbps                           |                                                                                                                 |                                       | 5.8                    | 7.1 | mA    |
| Supply Cu                           | irrent - ISO7821DWW and ISO7821FDW | W                                                                                                               |                                       |                        |     |       |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            |                                                                                                                 |                                       | 0.7                    | 1.1 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            | EN1 = EN2 = 0V, V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup><br>(ISO7821F) , V <sub>I</sub> = 0 V (ISO7821) |                                       | 1.8                    | 2.9 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC Signal                          | V <sub>I</sub> = 0 V (ISO7821F) , V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup><br>(ISO7821)                 |                                       | 1.2                    | 1.7 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC Signal                          | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7821F) , V <sub>I</sub> = 0 V<br>(ISO7821)                 |                                       | 2.4                    | 3.5 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 1 Mbps                             |                                                                                                                 |                                       | 1.9                    | 2.6 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 10 Mbps                            | All channels switching with square wave clock input; C <sub>I</sub> = 15 pF                                     |                                       | 2.3                    | 3   | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 100 Mbps                           |                                                                                                                 |                                       | 5.9                    | 7.1 | mA    |

(1)  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ .



## 5.8 Electrical Characteristics, 2.5 V

| $V_{CC1} = V_{CC2} = 2.5 V \pm 10\%$ | (over recommended operating conditions unless otherwise noted) |
|--------------------------------------|----------------------------------------------------------------|
|                                      |                                                                |

|                                     | PARAMETER                          | TEST CONDITIONS                                                                                                 | MIN                                   | TYP                    | MAX | UNIT  |
|-------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------|-----|-------|
| V <sub>OH</sub>                     | High-level output voltage          | I <sub>OH</sub> = -1 mA; see Figure 6-1                                                                         | V <sub>CCO</sub> <sup>(1)</sup> – 0.4 | V <sub>CCO</sub> - 0.2 |     | V     |
| V <sub>OL</sub>                     | Low-level output voltage           | I <sub>OL</sub> = 1 mA; see Figure 6-1                                                                          |                                       | 0.2                    | 0.4 | V     |
| V <sub>I(HYS)</sub>                 | Input threshold voltage hysteresis |                                                                                                                 | 0.1 x V <sub>CCO</sub>                |                        |     | V     |
| I <sub>IH</sub>                     | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx or ENx                                                 |                                       |                        | 10  |       |
| IIL                                 | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                                                             | -10                                   |                        |     | μA    |
| CMTI                                | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CCI</sub> or 0 V; see Figure 6-4                                                        | 100                                   |                        |     | kV/µs |
| Supply Cu                           | urrent - ISO7821DW and ISO7821FDW  |                                                                                                                 |                                       |                        |     |       |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC Signal                          | V <sub>I</sub> = 0 V (ISO7821F) , V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup><br>(ISO7821)                 |                                       | 1.2                    | 1.7 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC Signal                          | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7821F) , V <sub>I</sub> = 0 V<br>(ISO7821)                 |                                       | 2.4                    | 3.4 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 1 Mbps                             |                                                                                                                 |                                       | 1.8                    | 2.6 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 10 Mbps                            | All channels switching with square wave<br>clock input; C <sub>1</sub> = 15 pF                                  |                                       | 2.1                    | 2.8 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 100 Mbps                           |                                                                                                                 |                                       | 4.9                    | 5.9 | mA    |
| Supply Cu                           | urrent - ISO7821DWW and ISO7821FDW | W                                                                                                               |                                       |                        |     |       |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            |                                                                                                                 |                                       | 0.7                    | 1.1 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            | EN1 = EN2 = 0V, V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup><br>(ISO7821F) , V <sub>I</sub> = 0 V (ISO7821) |                                       | 1.8                    | 2.9 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC Signal                          | V <sub>I</sub> = 0 V (ISO7821F) , V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup><br>(ISO7821)                 |                                       | 1.2                    | 1.7 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC Signal                          | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7821F) , V <sub>I</sub> = 0 V<br>(ISO7821)                 |                                       | 2.4                    | 3.5 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 1 Mbps                             |                                                                                                                 |                                       | 1.9                    | 2.6 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 10 Mbps                            | All channels switching with square wave clock input; C <sub>1</sub> = 15 pF                                     |                                       | 2.2                    | 2.9 | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 100 Mbps                           |                                                                                                                 |                                       | 5                      | 6   | mA    |

(1)  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ .

#### 5.9 Power Ratings

#### Table 5-1. IEC 60664-1 Ratings Table

| PARAMETER                                             |             | TEST CONDITIONS                             | SPECIFICATION |
|-------------------------------------------------------|-------------|---------------------------------------------|---------------|
| Material group                                        |             |                                             | I             |
| Overvoltage category /<br>Installation classification |             | Rated mains voltage ≤ 600 V <sub>RMS</sub>  | I–IV          |
|                                                       | DW package  | Rated mains voltage ≤ 1000 V <sub>RMS</sub> | I–III         |
|                                                       | DWW package | Rated mains voltage ≤ 1000 V <sub>RMS</sub> | I–IV          |

## 5.10 Insulation Specifications



|                   | PARAMETER                                    | TEST CONDITIONS                                                                                                                                                                                           | SPECIF           | CATION           | UNIT             |
|-------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------|
|                   |                                              |                                                                                                                                                                                                           | DW               | DWW              |                  |
| DTI               | Distance through the insulation              | Minimum internal gap (internal clearance)                                                                                                                                                                 | 21               | 21               | μm               |
| V <sub>IOWM</sub> | Maximum working isolation                    | Time dependent dielectric breakdown (TDDB) test                                                                                                                                                           | 1500             | 2000             | V <sub>RMS</sub> |
|                   | voltage<br>/DE V 0884-10 (VDE V 0884-10):200 | 06-12                                                                                                                                                                                                     | 2121             | 2828             | V <sub>DC</sub>  |
| V <sub>IOTM</sub> | Maximum transient isolation voltage          | V <sub>TEST</sub> = V <sub>IOTM</sub><br>t = 60 sec (qualification)<br>t= 1 sec (100% production)                                                                                                         | 8000             | 8000             | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage              | Test method per IEC 60065, 1.2/50 $\mu$ s waveform,<br>V <sub>TEST</sub> = 1.6 × V <sub>IOSM</sub> = 12800 V <sub>PK</sub> <sup>(1)</sup> (qualification)                                                 | 8000             | 8000             | V <sub>PK</sub>  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage    |                                                                                                                                                                                                           | 2121             | 2828             | V <sub>PK</sub>  |
|                   |                                              | Method a, After Input/Output safety test subgroup 2/3,<br>V <sub>PR</sub> = V <sub>IORM</sub> × 1.2, t = 10 s,<br>Partial discharge < 5 pC                                                                | 2545             | 3394             |                  |
| V <sub>PR</sub>   | Input-to-output test voltage                 | Method a, After environmental tests subgroup 1,<br>V <sub>PR</sub> = V <sub>IORM</sub> × 1.6, t = 10 s,<br>Partial Discharge < 5 pC                                                                       | 3394             | 4525             | V <sub>PK</sub>  |
|                   |                                              | Method b1,After environmental tests subgroup 1,<br>V <sub>PR</sub> = V <sub>IORM</sub> × 1.875, t = 1 s (100% Production test)<br>Partial discharge < 5 pC                                                | 3977             | 5303             |                  |
| R <sub>s</sub>    | Isolation resistance                         | V <sub>IO</sub> = 500 V at T <sub>S</sub>                                                                                                                                                                 | >10 <sup>9</sup> | >10 <sup>9</sup> | Ω                |
|                   | Pollution degree                             |                                                                                                                                                                                                           | 2                | 2                |                  |
|                   | Climatic category                            |                                                                                                                                                                                                           | 55/125/21        | 55/125/21        |                  |
| UL 157            | 7                                            | ·                                                                                                                                                                                                         |                  |                  |                  |
| V <sub>ISO</sub>  | Withstanding isolation voltage               | $V_{\text{TEST}} = V_{\text{ISO}} = 5700 V_{\text{RMS}}, t = 60 \text{ sec (qualification)};$<br>$V_{\text{TEST}} = 1.2 \times V_{\text{ISO}} = 6840 V_{\text{RMS}}, t = 1 \text{ sec (100% production)}$ | 5700             | 5700             | V <sub>RMS</sub> |

#### (1) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier. **Table 5-3. Package Insulation and Safety-Related Specifications**

(over recommended operating conditions (unless otherwise noted)

| PARAMETER                                                            |                                                      | TEST CONDITIONS                                                                     |                                                | MIN              | TYP  | MAX | UNIT |
|----------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------|------------------|------|-----|------|
| CLR                                                                  | External clearance                                   | Shortest terminal-to-terminal distance DW-16 8.15                                   | 8.15                                           |                  |      |     |      |
| ULK                                                                  | External clearance                                   | through air                                                                         | DWW-16                                         | 14.5             | 15.0 |     | mm   |
| CPG                                                                  | External graanage                                    | External creepage Shortest terminal-to-terminal distance across the package surface | DW-16                                          | 8.15             |      |     | mm   |
| CPG Externa                                                          | External creepage                                    |                                                                                     | DWW-16                                         | 14.5             | 15.0 |     | mm   |
| CTI                                                                  | Comparative tracking index                           | DIN EN 60112 (VDE 0303-11); IEC 601                                                 | DIN EN 60112 (VDE 0303-11); IEC 60112; UL 746A |                  |      |     | V    |
| Б                                                                    | lociation registered, input to output <sup>(1)</sup> | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                      |                                                | 10 <sup>12</sup> |      |     | Ω    |
| R <sub>IO</sub> Isolation resistance, input to output <sup>(1)</sup> |                                                      | $V_{IO} = 500 \text{ V}, \ 100^{\circ}\text{C} \le \text{T}_{A} \le \text{max}$     |                                                | 10 <sup>11</sup> |      |     | Ω    |
| CIO                                                                  | Barrier capacitance, input to output <sup>(1)</sup>  | V <sub>IO</sub> = 0.4 x sin (2πft), f = 1 MHz                                       |                                                |                  | 1    |     | pF   |
| CI                                                                   | Input capacitance <sup>(2)</sup>                     | $V_{I} = V_{CC}/2 + 0.4 \text{ x} \sin (2\pi ft), f = 1 \text{ MHz},$               | V <sub>CC</sub> = 5 V                          |                  | 2    |     | pF   |

(1) All pins on each side of the barrier tied together creating a two-terminal device.

(2) Measured from input pin to ground.



#### Note

Creepage and clearance requirements must be applied according to the specific equipment isolation standards of an application. Care must be taken to maintain the creepage and clearance distance of a board design to verify that the mounting pads of the isolator on the printed-circuit board do not reduce this distance.

Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.



## 5.11 Safety-Related Certifications

DW package certifications are complete; DWW package certifications completed for UL and TUV and planned for VDE, CSA, and CQC.

| VDE                                                                                                                                                                                                                                      | CSA                                                                                                                                                                                                                                                                                                                                                                      | UL                                                           | CQC                                                                                                                  | TUV                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Certified according to<br>DIN V VDE V<br>0884-10 (VDE V<br>0884-10):2006-12 and<br>DIN EN 60950-1 (VDE<br>0805 Teil 1):2011-01                                                                                                           | Approved under CSA<br>Component Acceptance<br>Notice 5A, IEC 60950-1<br>and IEC 60601-1                                                                                                                                                                                                                                                                                  | Recognized under<br>UL 1577 Component<br>Recognition Program | Certified according to<br>GB 4943.1-2011                                                                             | Certified according to<br>EN 61010-1:2010 (3rd Ed) and<br>EN 60950-1:2006/A11:2009/<br>A1:2010/A12:2011/A2:2013                                                                                                                                                                                                                                                                                                                                                    |
| Reinforced insulation<br>Maximum transient<br>isolation voltage, 8000<br>$V_{PK}$ ;<br>Maximum repetitive peak<br>isolation voltage, 2121<br>$V_{PK}$ (DW), 2828 $V_{PK}$<br>(DWW);<br>Maximum surge isolation<br>voltage, 8000 $V_{PK}$ | Reinforced insulation per CSA 60950-1-07+A1+A2 and IEC 60950-1-07+A1+A2 and IEC 60950-1 2nd Ed., 800 $V_{RMS}$ (DW package) and 1450 $V_{RMS}$ (DWW package) max working voltage (pollution degree 2, material group I); 2 MOPP (Means of Patient Protection) per CSA 60601-1:14 and IEC 60601-1 Ed. 3.1, 250 $V_{RMS}$ (354 $V_{PK}$ ) max working voltage (DW package) | Single protection, 5700<br>V <sub>RMS</sub>                  | Reinforced Insulation,<br>Altitude ≤ 5000 m,<br>Tropical Climate, 250<br>V <sub>RMS</sub> maximum working<br>voltage | $\begin{array}{l} 5700 \ V_{RMS} \ Reinforced \ insulation \\ per EN \ 61010-1:2010 \ (3rd \ Ed) \\ up \ to \ working \ voltage \ of \ 600 \\ V_{RMS} \ (DW \ package) \ and \ 1000 \\ V_{RMS} \ (DWW \ package) \\ \hline \\ 5700 \ V_{RMS} \ Reinforced \ insulation \\ per EN \ 60950-1:2006/A11:2009/ \\ A1:2010/A12:2011/A2:2013 \ up \\ to \ working \ voltage \ of \ 800 \ V_{RMS} \\ (DW \ package) \ and \ 1450 \ V_{RMS} \\ (DWW \ package) \end{array}$ |
| Certificate number:<br>40040142                                                                                                                                                                                                          | Master contract number:<br>220991                                                                                                                                                                                                                                                                                                                                        | File number: E181974                                         | Certificate number:<br>CQC15001121716                                                                                | Client ID number: 77311                                                                                                                                                                                                                                                                                                                                                                                                                                            |

#### Table 5-4. Regulatory Information



#### 5.12 Safety Limiting Values

Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

|                | PARAMETER                            | TEST CONDITIONS                                                                                     | MIN | TYP | MAX  | UNIT |
|----------------|--------------------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|------|------|
|                | Safety input, output, or supply      | $R_{\theta JA} = 84.7^{\circ}C/W, V_{I} = 5.5 V, T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$         |     |     | 268  |      |
| I <sub>S</sub> | current for DW-16 package            | $R_{\theta JA} = 84.7^{\circ}C/W, V_{I} = 3.6 V, T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$         | 410 |     | mA   |      |
|                | and DWW-16 Packages                  | R <sub>θJA</sub> = 84.7°C/W, V <sub>I</sub> = 2.75 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | 53  |     | 537  |      |
| Ps             | Safety input, output, or total power | R <sub>θJA</sub> = 84.7°C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C                          |     |     | 1476 | mW   |
| Τ <sub>S</sub> | Maximum safety temperature           |                                                                                                     |     |     | 150  | °C   |

#### Table 5-5. Safety Limiting

The maximum safety temperature is the maximum junction temperature specified for the device. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Section 5.4* is that of a device installed on a High-K test board for Leaded Surface Mount Packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.





## 5.13 Switching Characteristics, 5 V

V<sub>CC1</sub> = V<sub>CC2</sub> = 5 V ± 10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                               | TEST CONDITIONS                                                         | MIN | TYP                                                               | MAX                                                                              | UNIT |
|-------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|-------------------------------------------------------------------|----------------------------------------------------------------------------------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                                  | Soo Figuro 6 1                                                          | 6   | 10.7                                                              | 16                                                                               | 20   |
| PWD <sup>(1)</sup>                  | Pulse width distortion  t <sub>PHL</sub> - t <sub>PLH</sub>                             | — See Figure 6-1                                                        |     | 0.6                                                               | 4.6                                                                              | ns   |
| t <sub>sk(pp)</sub> (2)             | Part-to-part skew time                                                                  |                                                                         |     |                                                                   | 4.5                                                                              | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                                 | See Figure 6-1                                                          |     | 2.4                                                               | 3.9                                                                              | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                                 | See Figure 6-1                                                          |     | 2.4                                                               | 3.9                                                                              | 115  |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output for ISO7821DWW and ISO7821FDWW |                                                                         |     | 12                                                                | 20                                                                               | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output for ISO7821DWW and ISO7821FDWW  | -                                                                       |     | 12                                                                | 20                                                                               | ns   |
|                                     | Enable propagation delay, high impedance-to-high output for ISO7821DWW                  | See Figure 6.2                                                          |     | 10                                                                | 20                                                                               | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO7821FDWW                 | — See Figure 6-2                                                        |     | 2.4 3.9   2.4 3.9   12 20   12 20   12 20   10 20   2 2.5   10 20 | μs                                                                               |      |
|                                     | Enable propagation delay, high impedance-to-low output for ISO7821DWW                   |                                                                         |     | 2                                                                 | 2.5                                                                              | μs   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO7821FDWW                  |                                                                         |     | 10                                                                | 16<br>4.6<br>4.5<br>3.9<br>20<br>20<br>20<br>20<br>20<br>2.5<br>2.5<br>2.5<br>20 | ns   |
| t <sub>fs</sub>                     | Default output delay time from input power loss                                         | Measured from the time V <sub>CC</sub> goes below 1.7 V. See Figure 6-3 |     | 0.2                                                               | 9                                                                                | μs   |
| t <sub>ie</sub>                     | Time interval error                                                                     | 2 <sup>16</sup> - 1 PRBS data at 100 Mbps                               |     | 1                                                                 |                                                                                  | ns   |

(1) Also known as Pulse Skew.

(2) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

#### 5.14 Switching Characteristics, 3.3 V

| $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$ (over recommended operating conditions unless o | otherwise noted) | 1 |
|----------------------------------------------------------------------------------------------|------------------|---|
|----------------------------------------------------------------------------------------------|------------------|---|

|                                     | PARAMETER                                                                               | TEST CONDITIONS                                                            | MIN | TYP  | MAX | UNIT |
|-------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|------|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                                  |                                                                            | 6   | 10.8 | 16  |      |
| PWD <sup>(1)</sup>                  | Pulse width distortion $ t_{PHL} - t_{PLH} $                                            | - See Figure 6-1                                                           |     | 0.7  | 4.7 | ns   |
| t <sub>sk(pp)</sub> (2)             | Part-to-part skew time                                                                  |                                                                            |     |      | 4.5 |      |
| t <sub>r</sub>                      | Output signal rise time                                                                 | See Figure 6-1                                                             |     | 1.3  | 3   | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                                 |                                                                            |     | 1.3  | 3   |      |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output for ISO7821DWW and ISO7821FDWW |                                                                            |     | 17   | 32  | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output for ISO7821DWW and ISO7821FDWW  |                                                                            |     | 17   | 32  | ns   |
|                                     | Enable propagation delay, high impedance-to-high output for<br>ISO7821DWW               |                                                                            |     | 17   | 32  | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO7821FDWW                 | - See Figure 6-2                                                           |     | 2    |     | μs   |
|                                     | Enable propagation delay, high impedance-to-low output for ISO7821DWW                   |                                                                            |     | 2    | 2.5 | μs   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO7821FDWW                  |                                                                            |     | 17   | 32  | ns   |
| t <sub>fs</sub>                     | Default output delay time from input power loss                                         | Measured from the time V <sub>CC</sub> goes<br>below 1.7 V. See Figure 6-3 |     | 0.2  | 9   | μs   |
| t <sub>ie</sub>                     | Time interval error                                                                     | 2 <sup>16</sup> - 1 PRBS data at 100 Mbps                                  |     | 1    |     | ns   |

(1) Also known as Pulse Skew.

(2) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

## 5.15 Switching Characteristics, 2.5 V

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                                  | TEST CONDITIONS                                                  | MIN | TYP  | MAX                                  | UNIT |
|-------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----|------|--------------------------------------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                                     | See Figure 6.1                                                   | 7.5 | 11.7 | 17.5                                 | 20   |
| PWD <sup>(1)</sup>                  | Pulse width distortion $ t_{PHL} - t_{PLH} $                                               | See Figure 6-1                                                   |     | 0.7  | 4.7                                  | ns   |
| t <sub>sk(pp)</sub> (2)             | Part-to-part skew time                                                                     |                                                                  |     |      | 4.5                                  |      |
| t <sub>r</sub>                      | Output signal rise time                                                                    | See Figure 6-1                                                   |     | 1.8  | 3.5                                  | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                                    |                                                                  |     | 1.8  | 3.5                                  |      |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output for<br>ISO7821DWW and ISO7821FDWW |                                                                  |     | 22   | 45                                   | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output for<br>ISO7821DWW and ISO7821FDWW  |                                                                  |     | 22   | 45                                   | ns   |
|                                     | Enable propagation delay, high impedance-to-high output for<br>ISO7821DWW                  |                                                                  |     | 18   | 45                                   | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO7821FDWW                    | See Figure 6-2                                                   |     | 2    | 4.7<br>4.5<br>3.5<br>3.5<br>45<br>45 | μs   |
|                                     | Enable propagation delay, high impedance-to-low output for ISO7821DWW                      |                                                                  |     | 2    | 2.5                                  | μs   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO7821FDWW                     |                                                                  |     | 18   | 45                                   | ns   |
| t <sub>fs</sub>                     | Default output delay time from input power loss                                            | Measured from the time $V_{CC}$ goes below 1.7 V. See Figure 6-3 |     | 0.2  | 9                                    | μs   |
| t <sub>ie</sub>                     | Time interval error                                                                        | 2 <sup>16</sup> - 1 PRBS data at 100 Mbps                        |     | 1    |                                      | ns   |

(1) Also known as Pulse Skew.

(2) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



### **5.16 Typical Characteristics**





### **6** Parameter Measurement Information



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle, t<sub>r</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3ns, Z<sub>O</sub> = 50  $\Omega$ . At the input, 50  $\Omega$  resistor is required to terminate Input Generator signal. The 50  $\Omega$  resistor is not needed in actual application.
- B.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

Figure 6-1. Switching Characteristics Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  10 kHz, 50% duty cycle, t<sub>r</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3 ns, Z<sub>O</sub> = 50  $\Omega$ .
- B.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

#### Figure 6-2. Enable/Disable Propagation Delay Time Test Circuit and Waveform





A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

#### Figure 6-3. Default Output Delay Time Test Circuit and Voltage Waveforms



A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

#### Figure 6-4. Common-Mode Transient Immunity Test Circuit



## 7 Detailed Description

#### 7.1 Overview

ISO7821 employs an ON-OFF Keying (OOK) modulation scheme to transmit the digital data across a silicon dioxide based isolation barrier. The transmitter sends a high frequency carrier across the barrier to represent one digital state and sends no signal to represent the other digital state. The receiver demodulates the signal after advanced signal conditioning and produces the output through a buffer stage. These devices also incorporates advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions due the high frequency carrier and IO buffer switching. The conceptual block diagram of a digital capacitive isolator, Figure 7-1, shows a functional block diagram of a typical channel.

#### 7.2 Functional Block Diagram



Figure 7-1. Conceptual Block Diagram of a Digital Capacitive Isolator

Also a conceptual detail of how the ON/OFF Keying scheme works is shown in Figure 7-2.



Figure 7-2. On-Off Keying (OOK) Based Modulation Scheme



## 7.3 Feature Description

ISO7821 is available in two channel configurations and default output state options to enable a variety of application uses.

| PRODUCT CHANNEL DIRECTION |                      | RATED ISOLATION                                             | MAX DATA RATE | DEFAULT OUTPUT |
|---------------------------|----------------------|-------------------------------------------------------------|---------------|----------------|
| ISO7821                   | 1 Forward, 1 Reverse | 5700 V <sub>RMS</sub> / 8000 V <sub>PK</sub> <sup>(1)</sup> | 100 Mbps      | High           |
| ISO7821F                  | 1 Forward, 1 Reverse | 5700 V <sub>RMS</sub> / 8000 V <sub>PK</sub> <sup>(1)</sup> | 100 Mbps      | Low            |

(1) See the *Regulatory Information* section for detailed isolation ratings.



## 7.4 Device Functional Modes

ISO7821 functional modes are shown in Table 7-1.

| V <sub>CCI</sub> | V <sub>cco</sub> | INPUT<br>(INx) <sup>(2)</sup> | OUTPUT ENABLE<br>(ENx)<br>(DWW Package Only) | OUTPUT<br>(OUTx) | COMMENTS                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------|------------------|-------------------------------|----------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |                  | Н                             | H or open                                    | Н                | Normal Operation:                                                                                                                                                                                                                                                                                                                                                                                                       |
|                  |                  | L                             | H or open                                    | L                | A channel output assumes the logic state of the input.                                                                                                                                                                                                                                                                                                                                                                  |
| PU               | PU               | Open                          | H or open                                    | Default          | Default mode: When INx is open, the corresponding channel outpu<br>goes to the default high logic state. Default= High for ISO7821 and<br>Low for ISO7821F.                                                                                                                                                                                                                                                             |
| х                | PU               | х                             | L                                            | Z                | A low value of Output Enable causes the outputs to be high-<br>impedance.                                                                                                                                                                                                                                                                                                                                               |
| PD               | PU               | x                             | H or open                                    | Default          | Default mode: When $V_{CCI}$ is unpowered, a channel output assumes<br>the logic state based on the selected default option. Default= High for<br>ISO7821 and Low for ISO7821F.<br>When $V_{CCI}$ transitions from unpowered to powered-up, a channel<br>output assumes the logic state of the input.<br>When $V_{CCI}$ transitions from powered-up to unpowered, channel output<br>assumes the selected default state. |
| х                | PD               | х                             | x                                            | Undetermined     | When $V_{CCO}$ is unpowered, a channel output is undetermined <sup>(1)</sup> .<br>When $V_{CCO}$ transitions from unpowered to powered-up, a channel<br>output assumes the logic state of the input                                                                                                                                                                                                                     |

#### Table 7-1. ISO7821 Function Table

(1)

The outputs are in undetermined state when 1.7 V < V<sub>CCI</sub>, V<sub>CCO</sub> < 2.25 V. A strongly driven input signal can weakly power the floating V<sub>CC</sub> using an internal protection diode and cause undetermined output. (2)

### 7.4.1 Device I/O Schematics







## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The ISO7821 is a high-performance, dual-channel digital isolator with 5.7 kV<sub>RMS</sub> isolation voltage per UL 1577. The device uses single-ended CMOS-logic switching technology. The supply voltage range is from 2.25 V to 5.5 V for both supplies, V<sub>CC1</sub> and V<sub>CC2</sub>. Keep in mind that when designing with digital isolators, due to the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is,  $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard.

#### 8.2 Typical Application

ISO782 1 can be used with Texas Instruments' mixed signal micro-controller, digital-to-analog converter, transformer driver, and voltage regulator to create an isolated 4-20 mA current loop.





#### 8.2.1 Design Requirements

For the ISO7821, use the parameters shown in Table 8-1.

Table 8-1. Design Parameters

| PARAMETER                                       | VALUE           |  |  |
|-------------------------------------------------|-----------------|--|--|
| Supply voltage                                  | 2.25 V to 5.5 V |  |  |
| Decoupling capacitor between $V_{CC1}$ and GND1 | 0.1 µF          |  |  |
| Decoupling capacitor from $V_{CC2}$ and GND2    | 0.1 µF          |  |  |



#### 8.2.2 Detailed Design Procedure

Unlike optocouplers, which need external components to improve performance, provide bias, or limit current, ISO7821 only needs two external bypass capacitors to operate.



Figure 8-2. Typical ISO7821 Circuit Hook-up

#### 8.2.2.1 Electromagnetic Compatibility (EMC) Considerations

Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 22. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO7821 incorporate many chip-level design improvements for overall system robustness. Some of these improvements include:

- Robust ESD protection for input and output signal pins and inter-chip bond pads.
- Low-resistance connectivity of ESD cells to supply and ground pins.
- Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events.
- Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path.
- PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs.
- Reduced common mode currents across the isolation barrier by providing purely differential internal operation.



#### 8.2.3 Application Performance Curve

Typical eye diagram of ISO7821 indicate low jitter and wide open eye at the maximum data rate of 100 Mbps.



Figure 8-3. Eye Diagram at 100 Mbps PRBS, 5 V and 25°C

#### 8.3 Power Supply Recommendations

To provide reliable operation at all data rates and supply voltages, a 0.1  $\mu$ F bypass capacitor is recommended at input and output supply pins (V<sub>CC1</sub> and V<sub>CC2</sub>). The capacitors must be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 data sheet (SLLSEA0).

#### 8.4 Layout

#### 8.4.1 PCB Material

For digital circuit boards operating below 150 Mbps, (or rise and fall times higher than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 epoxy-glass as PCB material. FR-4 (Flame Retardant 4) meets the requirements of Underwriters Laboratories UL94-V0, and is preferred over cheaper alternatives due to the lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the self-extinguishing flammability-characteristics.

#### 8.4.2 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 8-4). Layer stacking must be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of the inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links typically have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power / ground plane system to the stack to keep the planes symmetrical. This makes the stack mechanically stable and prevents warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

For detailed layout recommendations, see Application Note SLLA284, Digital Isolator Design Guide.

Copyright © 2024 Texas Instruments Incorporated



#### 8.4.3 Layout Example



Figure 8-4. Layout Example



## 9 Device and Documentation Support

#### 9.1 Related Documentation

#### 9.1.1 Related Documentation

See the Isolation Glossary (SLLA353)

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | Changes from Revision G (July 2022) to Revision H (November 2024)                                    |                |  |
|---|------------------------------------------------------------------------------------------------------|----------------|--|
| • |                                                                                                      | 1              |  |
| • | Added content from the High Voltage Feature Description section to the Specifications section        |                |  |
| • | Moved the IEC 60664-1 Ratings table to the Power Ratings section in the Specifications               | <mark>8</mark> |  |
| • | Added typical specification to CPG/CLR in the Insulation Specifications section                      | 8              |  |
| • | Moved the Insulation Characteristics table to the Insulation Specifications section                  | <mark>8</mark> |  |
| • | Moved the Package Insulation and Safety-Related Specification table to the Insulation Specifications | section8       |  |
| • | Changed the Regulatory Information Section to the Safety-related Certifications section and moved to | o the          |  |
|   | Specifications section                                                                               | 11             |  |
| • | Moved the Safety Limiting Values to the Specifications section                                       | 12             |  |
|   |                                                                                                      |                |  |

## Changes from Revision F (March 2016) to Revision G (July 2022) Page



| С | hanges from Revision E (December 2015) to Revision F (March 2016)                                       | Page |
|---|---------------------------------------------------------------------------------------------------------|------|
| • | Changed the Safety and Regulatory Approvals list of Section 1                                           | 1    |
| • | Added Section 1 "TUV Certification per EN 61010-1 and EN 60950-1"                                       | 1    |
| • | Changed text in the first paragraph of the Section 3 From: "certifications according to VDE, CSA, and C | QC". |
|   | To: "certifications according to VDE, CSA, CQC, and TUV."                                               | 1    |
| • | Added Note 1 to Table 5-2                                                                               | 8    |
| • | Added TUV to the Section 5.11 section and Table 5-4. Deleted Note 1 in Table 4                          | 11   |
| • | Changed Figure 7-3                                                                                      | 20   |

| Cha | nges from Revision D (July 2015) to Revision E (December 2015)                                                                                               | Page |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • ( | Changed <u>Section 1</u> From: 8000V <sub>PK</sub> V <sub>IOTM</sub> and 2121 V <sub>PK</sub> V <sub>IORM</sub> ReinforcedTo: 8000V <sub>PK</sub> Reinforced | 1    |
| • A | dded Section 1: DW Package Certifications Complete; DWW Certifications Planned                                                                               | 1    |
| • A | dded text to the Description: and extra-wide body (DWW) packages                                                                                             | 1    |
|     | dded package: Extra wide SOIC, DWW (16) to the Device Information table                                                                                      |      |
| • A | dded the DWW pinout image                                                                                                                                    | 3    |
| • A | dded the DWW package to the Section 5.4                                                                                                                      | 5    |
| • ( | hanged the MIN value of CMTI in <i>Section 5.6</i> table From: 70 To: 100 kV/μs, deleted the TYP value of                                                    | 100  |
|     | V/µs                                                                                                                                                         |      |
|     | dded the DW package value to the Supply Current section of the Section 5.6                                                                                   |      |
|     | dded the DWW package value to the Supply Current section of the Section 5.6                                                                                  |      |
|     | Changed the MIN value of CMTI in <u>Section 5.7</u> table From: 70 To: 100 kV/μs, deleted the TYP value of <sup>·</sup><br>V/μs                              |      |
| • A | dded the DW package value to the Supply Current section of the Section 5.7                                                                                   | 7    |
|     | dded the DWW package value to the Supply Current section of the Section 5.7                                                                                  |      |
|     | hanged the MIN value of CMTI in <u>Section 5.8</u> table From: 70 To: 100 kV/μs, deleted the TYP value of                                                    |      |
|     | V/µs                                                                                                                                                         |      |
| • A | dded the DW package value to the Supply Current section of the Section 5.8                                                                                   | 8    |
|     | dded the DWW package value to the Supply Current section of the Section 5.8                                                                                  |      |
|     | Changed Parameter information and added the DWW package information in Table 5-1                                                                             |      |
|     | dded the DWW package to Table 5-3                                                                                                                            |      |
| • ( | Changed C <sub>IO</sub> typ value From: 2 To 1 pF in Table 5-3                                                                                               | 8    |
|     | dded the DWW package to Table 5-2                                                                                                                            |      |
|     | dded the DWW package information to Table 5-4                                                                                                                |      |
|     | dded DWW-16 package options to Table 5-5                                                                                                                     |      |
|     | dded t <sub>PHZ</sub> , t <sub>PLZ</sub> , t <sub>PZH</sub> , and t <sub>PZL</sub> to Section 5.14                                                           |      |
| • A | dded t <sub>PHZ</sub> , t <sub>PLZ</sub> , t <sub>PZH</sub> , and t <sub>PZL</sub> to Section 5.15                                                           | 14   |
|     | dded Figure 6-2                                                                                                                                              |      |
|     | Changed Table 7-1                                                                                                                                            |      |
|     | dded text to the Section 8.1 section: "isolation voltage per UL 1577."                                                                                       |      |

| С | hanges from Revision C (May 2015) to Revision D (July 2015)                                          | Page           |
|---|------------------------------------------------------------------------------------------------------|----------------|
| • | Added device ISO7821F to the data sheet                                                              | 1              |
| • | Changed the Section 3 to include: "default output is 'high' for the ISO7821 device and 'low' for the |                |
|   | ISO7821F device.                                                                                     | 1              |
| • | Changed the Simplified Schematic                                                                     | 1              |
|   | Changed Table 5-3 title From: IEC Insulation and Safety-Related Specifications for DW-16 Package To  |                |
|   | Package Insulation and Safety-Related Specifications                                                 | <mark>8</mark> |
| • | Changed Figure 5-1, Added Figure 5-2                                                                 | 12             |
|   | Changed t <sub>PLH</sub> and t <sub>PHI</sub> From: 5.5 V to 5 V in Figure 5-8                       |                |
| • | Changed Figure 6-3                                                                                   | 16             |



| • | Changed the Section | 7.2 | .18 |
|---|---------------------|-----|-----|
|---|---------------------|-----|-----|

## Changes from Revision B (April 2015) to Revision C (May 2015)

Page

| • | Changed From: V <sub>CC1</sub> and V <sub>CC2</sub> To: V <sub>CC1</sub> and V <sub>CC0</sub> , GND1 and GND2 To: GNDI and GNDO and added No | otes     |
|---|----------------------------------------------------------------------------------------------------------------------------------------------|----------|
|   | 1 and 2 in the Simplified Schematic                                                                                                          | <b>1</b> |
| • | Changed the MIN value of CMTI in Section 5.6 table From: 50 To: 70 kV/µs                                                                     | 6        |
| • | Changed the MIN value of CMTI in Section 5.7 table From: 50 To: 70 kV/µs                                                                     | 7        |
| • | Changed the MIN value of CMTI in Section 5.8 table From: 50 To: 70 kV/µs                                                                     | 8        |
| • | Changed the Installation classification of the Table 5-1 to include DW package information                                                   | 8        |
| • | Added sentence "If the EN pin is available and low then the output goes to high impedance." to the Section                                   | n        |
|   | 7.1 section                                                                                                                                  | 18       |
| • | Changed the Section 7.2 to include the EN pin on the Receiver side                                                                           | 18       |
|   | Changed "ISO782W functional modes" To: "ISO7821DW functional modes" in Section 7.4                                                           |          |
| • | Changed Table 7-1 title From: "Functional Table" To: "ISO7821DW Function Table"                                                              | 20       |
|   | Added the Section 7.4.1 section                                                                                                              |          |
| • | Changed device number ISO7821 To: ISO7821DW in Figure 8-2                                                                                    | 22       |
|   | -                                                                                                                                            |          |

| C | hanges from Revision A (December 2014) to Revision B (April 2015)                                                   | Page           |
|---|---------------------------------------------------------------------------------------------------------------------|----------------|
| • | Changed the document title From: "Channel Digital Isolator" To: "Channel 1/1 Digital Isolator"                      | 1              |
| • | Added Section 1: 2.25V to 5.5V Level Translation                                                                    |                |
| • | Changed the Safety and Regulatory Approvals list of Section 1                                                       | 1              |
| • | Changed text in the Section 3 From: "This device is being reviewed for reinforced isolation certification being     | зу             |
|   | VDE and CSA. To: "This device has reinforced isolation certifications according to VDE, CSA, and CQC                |                |
| • | Added Note (3) to the Section 5.1 table                                                                             | 4              |
| • | Changed From: V <sub>CCX</sub> To: V <sub>CCO</sub> In I <sub>OH</sub> and I <sub>OL</sub> of the Section 5.3 table | 4              |
| • | Changed From: V <sub>CCX</sub> To: V <sub>CCI</sub> In V <sub>IH</sub> and V <sub>IL</sub> of the Section 5.3 table |                |
| • | Changed Note (1) of the Section 5.3 table                                                                           | 4              |
| • | Changed From: V <sub>CCX</sub> To: V <sub>CCO</sub> In V <sub>OH</sub> of the Section 5.6 table                     | 6              |
| • | Changed From: V <sub>CCX</sub> To: V <sub>CCO</sub> In V <sub>I(HYS)</sub> of the Section 5.6 table                 |                |
| • | Changed From: V <sub>CCX</sub> To: V <sub>CCI</sub> In I <sub>IH</sub> of the Section 5.6 table                     |                |
| • | Changed From: V <sub>CCX</sub> To: V <sub>CCI</sub> In CMTI of the Section 5.6 table                                | <mark>6</mark> |
| • | Changed From: V <sub>CCX</sub> To: V <sub>CCI</sub> In Supply Current, DC Signal of the Section 5.6 table           |                |
| • | Changed Note (1) of the Section 5.6 table                                                                           |                |
| • | Changed From: V <sub>CCX</sub> To: V <sub>CCO</sub> In V <sub>OH</sub> of the Section 5.7 table                     | 7              |
| • | Changed From: V <sub>CCX</sub> To: V <sub>CCO</sub> In V <sub>I(HYS)</sub> of the Section 5.7 table                 |                |
| • | Changed From: V <sub>CCX</sub> To: V <sub>CCI</sub> In I <sub>IH</sub> of the Section 5.7 table                     | 7              |
| • | Changed From: V <sub>CCX</sub> To: V <sub>CCI</sub> In CMTI of the Section 5.7 table                                | 7              |
| • | Changed From: V <sub>CCX</sub> To: V <sub>CCI</sub> In Supply Current, DC Signal of the Section 5.7 table           | 7              |
| • | Changed Note (1) of the Section 5.7 table                                                                           |                |
| • | Changed From: V <sub>CCX</sub> To: V <sub>CCO</sub> In V <sub>OH</sub> of the Section 5.8 table                     | 8              |
| • | Changed From: V <sub>CCX</sub> To: V <sub>CCI</sub> In I <sub>IH</sub> of the Section 5.8 table                     | <mark>8</mark> |
| • | Changed From: V <sub>CCX</sub> To: V <sub>CCI</sub> In Supply Current, DC Signal of the Section 5.8 table           |                |
| • | Changed Note (1) of the Section 5.8 table                                                                           | <mark>8</mark> |
| • | Changed the Test Condition of CTI in Table 5-3                                                                      |                |
| • | Changed the MIN value of CTI From" > 600 V To: 600 V                                                                |                |
| • | Changed Table 5-2 title From: DIN V VDE 0884-10 (VDE V 0884-10) and UL 1577 Insulation Characteria                  | <i>istic</i> s |
|   | To: Added the DWW package to                                                                                        | <mark>8</mark> |
| • | Changed Table 5-2                                                                                                   | 8              |
| • | Changed columns VDE and CSA to Table 5-4                                                                            |                |
| • | Changed title From: IEC Safety Limiting Values To: Section 5.12                                                     | 12             |



## ISO7821, ISO7821F

SLLSEM2H - NOVEMBER 2014 - REVISED NOVEMBER 2024

| • | Changed the table in Section 5.12, added I <sub>S</sub> DW-16 package options | 12              |
|---|-------------------------------------------------------------------------------|-----------------|
| • | Changed Figure 5-1                                                            | 12              |
| • | Changed Figure 6-1                                                            | 16              |
|   | Changed From: V <sub>CC1</sub> To: V <sub>CCI</sub> in Figure 6-3             |                 |
|   | Changed Figure 6-4                                                            |                 |
| • | Deleted INPUT-SIDE and OUTPUT-SIDE from columns 1 and 2 of Table 7-1          | 20              |
| • | Changed Note (1) of Table 7-1                                                 | 20              |
| • | Changed the Section 8.1 section                                               | <mark>21</mark> |
| • | Changed the Section 8.2 section and Figure 8-1                                | 21              |
| • | Added text and Figure 8-2 to the Section 8.2.2 section                        | <mark>22</mark> |
|   |                                                                               |                 |

| Changes from Revision * (November 2014) to Revision A (December 2014) |                                                                                                      |   |  |
|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---|--|
| •                                                                     | Changed From: A product preview that included only page 1 and the pinout section To: A complete data | à |  |
|                                                                       | sheet                                                                                                | 1 |  |

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



**DW0016B** 

## PACKAGE OUTLINE

SOIC - 2.65 mm max height

SOIC



NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.

- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side. 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.

www.ti.com



## **EXAMPLE BOARD LAYOUT**

DW0016B

SOIC - 2.65 mm max height



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

www.ti.com



## **EXAMPLE STENCIL DESIGN**

## **DW0016B**

#### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.9. Board assembly site may have different recommendations for stencil design.

www.ti.com



#### **DWW0016A**

## **PACKAGE OUTLINE**

#### SOIC - 2.65 mm max height

PLASTIC SMALL OUTLINE



NOTES:

All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
This drawing is subject to change without notice.
This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 mm per side.
This dimension does not include interlead flash.





# **EXAMPLE BOARD LAYOUT**

#### **DWW0016A**

#### SOIC - 2.65 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

Publication IPC-7351 may have alternate designs.
Solder mask tolerances between and around signal pads can vary based on board fabrication site.





## **EXAMPLE STENCIL DESIGN**

### SOIC - 2.65 mm max height

**DWW0016A** 

PLASTIC SMALL OUTLINE



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
Board assembly site may have different recommendations for stencil design.





## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                     |              |                         |         |
| ISO7821DW        | ACTIVE        | SOIC         | DW                 | 16   | 40             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -55 to 125   | ISO7821                 | Samples |
| ISO7821DWR       | ACTIVE        | SOIC         | DW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -55 to 125   | ISO7821                 | Samples |
| ISO7821DWW       | ACTIVE        | SOIC         | DWW                | 16   | 45             | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR | -55 to 125   | ISO7821                 | Samples |
| ISO7821DWWR      | ACTIVE        | SOIC         | DWW                | 16   | 1000           | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR | -55 to 125   | ISO7821                 | Samples |
| ISO7821FDW       | ACTIVE        | SOIC         | DW                 | 16   | 40             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -55 to 125   | ISO7821F                | Samples |
| ISO7821FDWR      | ACTIVE        | SOIC         | DW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -55 to 125   | ISO7821F                | Samples |
| ISO7821FDWW      | ACTIVE        | SOIC         | DWW                | 16   | 45             | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR | -55 to 125   | ISO7821F                | Samples |
| ISO7821FDWWR     | ACTIVE        | SOIC         | DWW                | 16   | 1000           | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR | -55 to 125   | ISO7821F                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

\*All dimensions are nominal

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | -    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO7821DWR   | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7821DWWR  | SOIC | DWW                | 16 | 1000 | 330.0                    | 24.4                     | 18.0       | 10.0       | 3.0        | 20.0       | 24.0      | Q1               |
| ISO7821FDWR  | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7821FDWWR | SOIC | DWW                | 16 | 1000 | 330.0                    | 24.4                     | 18.0       | 10.0       | 3.0        | 20.0       | 24.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

12-Jan-2024



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO7821DWR   | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| ISO7821DWWR  | SOIC         | DWW             | 16   | 1000 | 350.0       | 350.0      | 43.0        |
| ISO7821FDWR  | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| ISO7821FDWWR | SOIC         | DWW             | 16   | 1000 | 350.0       | 350.0      | 43.0        |

## TEXAS INSTRUMENTS

www.ti.com

12-Jan-2024

## TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| ISO7821DW   | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |
| ISO7821DWW  | DWW          | SOIC         | 16   | 45  | 507    | 20     | 5000   | 9      |
| ISO7821FDW  | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |
| ISO7821FDWW | DWW          | SOIC         | 16   | 45  | 507    | 20     | 5000   | 9      |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated