

# Low Input Voltage, Adjustable Frequency 2 A Synchronous Buck Regulator with EN/SYNC and Power OK

### FEATURES AND BENEFITS

- Automotive AEC-Q100 qualified
- Operating voltage range: 2.5 to 5.5 V
- UVLO stop threshold: 2.25 V (max)
- $\bullet$  Adjustable switching frequency (f\_{OSC}): 0.25 to 2.45 MHz
- Synchronizes to external clock:  $1.2 \times$  to  $1.5 \times f_{OSC}$  (typ)
- Internal 70 m $\Omega$  high-side switching MOSFET
- Internal 55 m $\Omega$  low-side switching MOSFET
- Capable of at least 2.0 A steady-state output current
- Sleep mode supply current less than  $3 \,\mu A$
- Adjustable output voltage as low as 0.8 V with ±1% accuracy from -40°C to 125°C
- Soft start time externally set via the SS pin
- Pre-biased startup capable
- Externally adjustable compensation

Continued on the next page ...

### PACKAGES:

10-pin MSOP with exposed thermal pad (suffix LY)



10-pin DFN with exposed

thermal pad (suffix EJ)

## DESCRIPTION

The A8650 is an adjustable frequency, high output current, PWM regulator that integrates a high-side P-channel MOSFET and a low-side N-channel MOSFET. The A8650 incorporates current-mode control to provide simple compensation, excellent loop stability, and fast transient response. The A8650 uses external compensation to accommodate a wide range of power components to optimize transient response without sacrificing stability. The A8650 regulates input voltages from 2.5 to 5.5 V, down to output voltages as low as 0.8 V, and is able to supply at least 2.0 A of load current.

The A8650 features include an externally adjustable switching frequency, an externally set soft start time to minimize inrush currents, an EN/SYNC input to either enable  $V_{OUT}$  and/or synchronize the PWM switching frequency, and a Power OK (POK) output to indicate when  $V_{OUT}$  is within regulation. The sleep mode current of the A8650 control circuitry is less than 3  $\mu$ A. Protection features include  $V_{IN}$  undervoltage lockout

Continued on the next page ...

### **APPLICATIONS:**

- GPS/Infotainment
- Automobile Audio
- Home Audio
- Network and Telecom



Typical application schematic, configured for V<sub>IN</sub> = 5 V , V<sub>OUT</sub> = 1.8 V, I<sub>OUT</sub> = 2.0 A at 2 MHz

### **Typical Application Diagram**

# Low Input Voltage, Adjustable Frequency 2 A Synchronous Buck Regulator with EN/SYNC and Power OK

#### FEATURES AND BENEFITS (continued)

- Stable with ceramic output capacitors
- Enable input, and Power OK (POK) output
- Cycle-by-cycle current limiting (OCP)
- Hiccup mode short circuit protection (HIC)
- Overvoltage protection (OVP)

SELECTION GUIDE

- Overtemperature protection (TSD)
- Open circuit and adjacent pin short circuit tolerant
- Short to ground tolerant at every pin

#### **DESCRIPTION** (continued)

(UVLO), cycle-by-cycle overcurrent protection (OCP), hiccup mode short circuit protection (HIC), overvoltage protection (OVP), and thermal shutdown (TSD). In addition, the A8650 provides open circuit, adjacent pin short circuit, and short to ground protection at every pin to satisfy the most demanding automotive applications.

The A8650 is available in both 10-pin MSOP and DFN packages with an exposed pad for enhanced thermal dissipation. It is lead (Pb) free, with 100% matte tin leadframe plating.

| OLLEO HON OU |               |
|--------------|---------------|
|              | Operating Amb |

| Part Number                            | Operating Ambient<br>Temperature Range<br>T <sub>A</sub> , (°C) | Package                              | Packing                        | Leadframe Plating |
|----------------------------------------|-----------------------------------------------------------------|--------------------------------------|--------------------------------|-------------------|
| A8650KLYTR-T <sup>[1]</sup> –40 to 125 |                                                                 | 10-pin MSOP with exposed thermal pad | 4000 pieces<br>per 13-in. reel | 100% matte tin    |
| A8650KEJTR-T -40 to 125                |                                                                 | 10-pin DFN with exposed thermal pad  | 1500 pieces<br>per 7-in reel   | 100% matte tin    |



<sup>[1]</sup> Part variant A8650KLYTR-T is in production but have been determined to be LAST TIME BUY. This classification indicates that the product is obsolete and notice has been given. Sale of this device is currently restricted to existing customer applications. The device should not be purchased for new design applications because of obsolescence in the near future. Samples are no longer available. Status change date: April

1, 2024. Last-time buy date: July 31, 2024. Suggested replacement: A81805KESJSR.

#### ABSOLUTE MAXIMUM RATINGS [1]

| Characteristic                | Symbol               | Notes               | Rating                       | Unit |
|-------------------------------|----------------------|---------------------|------------------------------|------|
| VIN Pin to GND                | V <sub>IN</sub>      |                     | -0.3 to 6                    | V    |
| SW to GND <sup>[2]</sup>      | N                    | Continuous          | –0.3 to V <sub>IN</sub> +0.3 | V    |
|                               | V <sub>SW</sub>      | t < 50 ns           | -1.0, V <sub>IN</sub> +2.0   | V    |
| All other pins                |                      |                     | -0.3 to 6.0                  | V    |
| Operating Ambient Temperature | T <sub>A</sub>       | K temperature range | -40 to 125                   | °C   |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |                     | 150                          | °C   |
| Storage Temperature           | T <sub>stg</sub>     |                     | -55 to 150                   | °C   |

<sup>[1]</sup> Operation at levels beyond the ratings listed in this table may cause permanent damage to the device. The Absolute Maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to Absolute Maximum-rated conditions for extended periods may affect device reliability.

<sup>[2]</sup> SW has internal clamp diodes to GND and V<sub>IN</sub>. Applications that forward bias these diodes should take care not to exceed the IC package power dissipation limits.

#### THERMAL CHARACTERISTICS: May require derating at maximum conditions, see application information

| Characteristic                  | Symbol           | Test Conditions*                       | Value | Unit |
|---------------------------------|------------------|----------------------------------------|-------|------|
| Package Thermal Resistance (LY) | R <sub>θJA</sub> | On 4-layer PCB based on JEDEC standard | 48    | °C/W |
| Package Thermal Resistance (EJ) | R <sub>θJA</sub> | On 4-layer PCB based on JEDEC standard | 45    | °C/W |

\*Additional thermal information available on the Allegro website.



# Low Input Voltage, Adjustable Frequency 2 A Synchronous Buck Regulator with EN/SYNC and Power OK

#### **Table of Contents**

| Specifications                                  | 2  |
|-------------------------------------------------|----|
| Functional Block Diagram                        | 4  |
| Pin-out Diagram and Terminal List               | 5  |
| Characteristic Performance                      | 9  |
| Functional Description                          | 11 |
| Overview                                        | 11 |
| Reference Voltage                               | 11 |
| Oscillator/Switching Frequency                  | 11 |
| Transconductance Error Amplifier                | 11 |
| Slope Compensation                              | 11 |
| Sleep Mode                                      | 12 |
| Enable/Synchronization (EN/SYNC) Input          | 12 |
| Power MOSFETs                                   | 12 |
| Pulse Width Modulation (PWM)                    | 13 |
| Current Sense Amplifier                         | 13 |
| Soft Start (Startup) and Inrush Current Control | 13 |
| Pre-Biased Startup                              | 13 |
| Power OK (POK) Output                           | 14 |

| Protection Features                                                         | 14 |
|-----------------------------------------------------------------------------|----|
| Undervoltage Lockout (UVLO)                                                 | 14 |
| Thermal Shutdown (TSD)                                                      | 14 |
| Overvoltage Protection (OVP)                                                | 14 |
| Cycle-by-Cycle Overcurrent Protection (OCP)                                 | 14 |
| Output Short Circuit (Hiccup Mode) Protection                               | 15 |
| Application Information                                                     | 18 |
| Design and Component Selection                                              | 18 |
| Setting the Output Voltage (VOUT, R <sub>FB1</sub> , R <sub>FB2</sub> )     | 18 |
| Base PWM Switching Frequency (R <sub>FSET</sub> )                           | 18 |
| Output Inductor (L <sub>O</sub> )                                           | 19 |
| Output Capacitors                                                           | 20 |
| Input Capacitors                                                            | 21 |
| Soft Start and Hiccup Mode Timing (C <sub>SS</sub> )                        | 21 |
| Compensation Components (R <sub>Z</sub> , C <sub>Z</sub> , C <sub>P</sub> ) | 22 |
| A Generalized Tuning Procedure                                              | 24 |
| Power Dissipation and Thermal Calculations                                  | 25 |
| PCB Component Placement and Routing                                         | 27 |
| Package Outline Drawing                                                     | 29 |



# Low Input Voltage, Adjustable Frequency 2 A Synchronous Buck Regulator with EN/SYNC and Power OK

## FUNCTIONAL BLOCK DIAGRAM





# Low Input Voltage, Adjustable Frequency 2 A Synchronous Buck Regulator with EN/SYNC and Power OK

### PINOUT DIAGRAMS AND TERMINAL LIST TABLE



Package LY, 10-Pin MSOP Pinout Diagram



Package EJ, 10-Pin DFN Pinout Diagram

#### **Terminal List Table**

| Number         | Name | Function                                                                                                                                                                                                                                                                                                                  |
|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1              | SW   | The drain of both the internal high- and low-side MOSFETs. The output inductor $(L_0)$ should be connected to this pin. $L_0$ should be placed as close as possible to this pin and connected with relatively wide traces.                                                                                                |
| 2              | PGND | Power ground connection.                                                                                                                                                                                                                                                                                                  |
| 3 EN/SYNC regu |      | Enable and synchronization input. This pin is a logic input that turns the regulator on or off: set this pin to logic high to turn the regulator on or set this pin to logic low to turn the regulator off. This pin also functions as a synchronization input to allow the PWM frequency to be set by an external clock. |
| 4              | POK  | Power OK output signal. This pin is an open drain output that transitions from low impedance to high impedance when the output is within the final regulation voltage.                                                                                                                                                    |
| 5              | FSET | Frequency setting pin. A resistor, $R_{FSET}$ , from this pin to GND sets the PWM switching frequency. See figure 10 and/or equation 2 to determine the value of $R_{FSET}$ .                                                                                                                                             |
| 6              | COMP | Output of the error amplifier and compensation node for the current mode control loop. Connect a series RC network from this pin to GND for loop compensation. See the Design and Component Selection sections of this datasheet for further details.                                                                     |
| 7              | FB   | Feedback (negative) input to the error amplifier. Connect a resistor divider from the regulator output node, VOUT, to this pin to program the output voltage.                                                                                                                                                             |
| 8              | SS   | Soft start pin. Connect a capacitor, C <sub>SS</sub> , from this pin to GND to set the soft start time. This capacitor also determines the hiccup period during overcurrent.                                                                                                                                              |
| 9              | GND  | Ground connection.                                                                                                                                                                                                                                                                                                        |
| 10             | VIN  | Power input for the control circuits and the source of the internal high-side P-channel MOSFET. Connect this pin to a power supply of 2.5 to 5.5 V. A high quality ceramic capacitor should be placed very close to this pin.                                                                                             |
| _              | PAD  | Exposed pad of the package providing enhanced thermal dissipation. This pad must be connected to the ground plane(s) of the PCB with at least 6 vias, directly in the pad.                                                                                                                                                |



### **ELECTRICAL CHARACTERISTICS:** Valid at $-40^{\circ}C \le T_A = T_J \le 125^{\circ}C$ , V<sub>IN</sub> = 5 V; unless otherwise specified

| Characteristic                                   | Symbol                     | Test Conditions                                                                                                                   | Min. | Тур. | Max. | Unit |
|--------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| INPUT VOLTAGE SPECIFICATIONS                     | 5                          |                                                                                                                                   |      |      |      |      |
| Operating Input Voltage Range                    | V <sub>IN</sub>            |                                                                                                                                   | 2.5  | -    | 5.5  | V    |
| VIN UVLO Start Threshold                         | VINUVSTART                 | V <sub>IN</sub> rising                                                                                                            | 2.00 | 2.22 | 2.45 | V    |
| VIN UVLO Stop Threshold                          | VINUVSTOP                  | V <sub>IN</sub> falling                                                                                                           | 1.80 | 2.02 | 2.25 | V    |
| VIN UVLO Hysteresis                              | VINUVHYS                   |                                                                                                                                   | -    | 200  | -    | mV   |
| INPUT CURRENTS                                   |                            | · · · · · ·                                                                                                                       |      | ·    |      |      |
| Input Quiescent Current                          | Ι <sub>Q</sub>             | V <sub>EN/SYNC</sub> = 5 V, V <sub>FB</sub> = 1.0 V, no PWM switching                                                             | -    | 2    | 4    | mA   |
| Input Sleep Supply Current                       | I <sub>QSLEEP</sub>        | $V_{IN} = V_{SW} = 5 \text{ V}, V_{EN/SYNC} \le 0.4 \text{ V}$                                                                    | _    | 1    | 3    | μA   |
| REFERENCE VOLTAGE                                |                            | · · · ·                                                                                                                           |      |      |      | ,    |
| Reference (Feedback) Voltage                     | V <sub>REF</sub>           | 2.5 < V <sub>IN</sub> < 5.5 V, V <sub>FB</sub> = V <sub>COMP</sub>                                                                | 792  | 800  | 808  | mV   |
| ERROR AMPLIFIER                                  |                            | ·                                                                                                                                 |      |      |      |      |
| Feedback Input Bias Current <sup>[1]</sup>       | I <sub>FB</sub>            | $V_{COMP}$ = 0.7 V, $V_{FB}$ regulated so that $I_{COMP}$ = 0 A                                                                   | _    | -150 | -300 | nA   |
| Open Loop Voltage Gain [2]                       | A <sub>VOL</sub>           |                                                                                                                                   | -    | 65   | _    | dB   |
|                                                  |                            | I <sub>COMP</sub> = 0 μA, V <sub>SS</sub> > 500 mV                                                                                | 550  | 750  | 950  | μA/V |
| Transconductance                                 | 9 <sub>m</sub>             | 0 V < V <sub>SS</sub> < 500 mV                                                                                                    | _    | 250  | _    | μA/V |
| Source Current                                   | I <sub>EA(SRC)</sub>       | V <sub>FB</sub> < 0.8 V, V <sub>COMP</sub> = 0.7 V                                                                                | -    | -50  | -    | μA   |
| Sink Current                                     | I <sub>EA(SINK)</sub>      | V <sub>FB</sub> > 0.8 V, V <sub>COMP</sub> = 0.7 V                                                                                | _    | +50  | -    | μA   |
| Maximum Output Voltage                           | V <sub>EAO(MAX)</sub>      |                                                                                                                                   | 1.00 | 1.25 | 1.50 | V    |
| COMP Pull Down Resistance                        | R <sub>COMP</sub>          | FAULT = 1, HICCUP = 1, or EN/SYNC = low                                                                                           | -    | 1.5  | -    | kΩ   |
| PULSE WIDTH MODULATION (PWM                      | A                          | · · · · ·                                                                                                                         |      |      |      |      |
| PWM Ramp Offset                                  | V <sub>PWMOFFS</sub>       | V <sub>COMP</sub> for 0% duty cycle                                                                                               | -    | 350  | -    | mV   |
| High-Side MOSFET Minimum<br>Controllable On-Time | t <sub>ON(MIN)</sub>       |                                                                                                                                   | -    | 65   | 105  | ns   |
| Low-Side MOSFET Minimum<br>On-Time               | t <sub>OFF(MIN)</sub>      | Does not include total gate driver non-overlap time, 2 x $t_{\text{NO}}$                                                          | -    | 50   | 100  | ns   |
| Gate Driver Non-Overlap Time [2]                 | t <sub>NO</sub>            |                                                                                                                                   | -    | 15   | -    | ns   |
| COMP to SW Current Gain                          | <b>9</b> <sub>mPOWER</sub> |                                                                                                                                   | _    | 4.5  | _    | A/V  |
| 0 0 10                                           |                            | f <sub>sw</sub> = 2.0 MHz                                                                                                         | 1.65 | 2.35 | 2.85 | A/µs |
| Slope Compensation <sup>[2]</sup> S <sub>E</sub> |                            | f <sub>sw</sub> = 0.25 MHz                                                                                                        | 0.21 | 0.29 | 0.36 | A/µs |
| MOSFET PARAMETERS                                |                            | · · · ·                                                                                                                           |      |      |      |      |
|                                                  | _                          | T <sub>A</sub> = 25°C, I <sub>DS</sub> = 100 mA                                                                                   | -    | 70   | 80   | mΩ   |
| High-Side MOSFET On-Resistance [3]               | R <sub>DS(ON)HS</sub>      | I <sub>DS</sub> = 100 mA                                                                                                          | _    | _    | 145  | mΩ   |
| SW Node Rise Time [2]                            | t <sub>R(SW)</sub>         | V <sub>IN</sub> = 5 V                                                                                                             | -    | 12   | -    | ns   |
| High-Side MOSFET Leakage <sup>[4]</sup>          | I <sub>LKG(HS)</sub>       | $V_{EN/SYNC} \le 0.4 \text{ V}, V_{SW} = 0 \text{ V}, V_{IN} = 5 \text{ V}, -40^{\circ}\text{C} < T_A = T_J < 85^{\circ}\text{C}$ | -    | _    | 4    | μΑ   |
|                                                  |                            | $T_A = T_J = 125^{\circ}C$                                                                                                        | -    | 5    | 25   | μA   |

Continued on the next page ...



#### **ELECTRICAL CHARACTERISTICS** (Continued): Valid at $-40^{\circ}C \le T_A = T_J \le 125^{\circ}C$ , $V_{IN} = 5$ V; unless otherwise specified

| Characteristic                                      | Symbol                        | Test Conditions                                                                                          | Min.                   | Тур. | Max.                   | Unit          |
|-----------------------------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------|------------------------|------|------------------------|---------------|
| MOSFET PARAMETERS (continued)                       | )                             |                                                                                                          |                        |      | · · · ·                |               |
|                                                     | 5                             | T <sub>A</sub> = 25°C, I <sub>DS</sub> = 100 mA                                                          | -                      | 55   | 65                     | mΩ            |
| Low-Side MOSFET On-Resistance [3]                   | R <sub>DS(on)LS</sub>         | I <sub>DS</sub> = 100 mA                                                                                 | -                      | _    | 115                    | mΩ            |
| Low-Side MOSFET Leakage [4]                         | I <sub>LKG(LS)</sub>          | $V_{EN/SYNC} \le 0.4 \text{ V}, V_{SW} = 5 \text{ V},$<br>-40°C < T <sub>A</sub> = T <sub>J</sub> < 85°C | -                      | -    | 1                      | μA            |
| -                                                   | 2.10(20)                      | $V_{EN/SYNC} \le 0.4 \text{ V}, V_{SW} = 5 \text{ V}, T_A = T_J = 125^{\circ}\text{C}$                   | -                      | 4    | 10                     | μA            |
| OSCILLATOR FREQUENCY                                |                               |                                                                                                          |                        |      |                        |               |
|                                                     |                               | R <sub>FSET</sub> = 8.45 kΩ                                                                              | 2.20                   | 2.45 | 2.70                   | MHz           |
| Oscillator Frequency                                | f <sub>OSC</sub>              | R <sub>FSET</sub> = 23.2 kΩ                                                                              | 0.90                   | 1.00 | 1.10                   | MHz           |
|                                                     |                               | R <sub>FSET</sub> = 100 kΩ                                                                               | -                      | 250  | -                      | kHz           |
| SYNCHRONIZATION TIMING                              |                               |                                                                                                          |                        |      |                        |               |
| Synchronization Frequency Range                     | f <sub>SW(MULT)</sub>         | Relative to f <sub>OSC</sub> (typ)                                                                       | 1.2 × f <sub>OSC</sub> | -    | 1.5 × f <sub>OSC</sub> | _             |
| Synchronized PWM Frequency                          | f <sub>SYNC</sub>             |                                                                                                          | -                      | -    | 2.9                    | MHz           |
| Synchronization Input Duty Cycle                    | D <sub>SYNC</sub>             |                                                                                                          | -                      | -    | 80                     | %             |
| Synchronization Input Pulse Width                   | t <sub>PWSYNC</sub>           | V <sub>IN</sub> = 3.3 V, V <sub>EN/SYNC</sub> = 3.3 V pulse input                                        | 200                    | -    | -                      | ns            |
| Synchronization Input Edge Rise Time <sup>[2]</sup> | t <sub>rSYNC</sub>            |                                                                                                          | -                      | 10   | 15                     | ns            |
| Synchronization Input Edge Fall Time <sup>[2]</sup> | t <sub>fSYNC</sub>            |                                                                                                          | -                      | 10   | 15                     | ns            |
| ENABLE/SYNCHRONIZATION INPU                         | т                             |                                                                                                          |                        |      |                        |               |
| EN/SYNC High Threshold                              | V <sub>EN/SYNC(H)</sub>       | V <sub>EN/SYNC</sub> rising                                                                              | -                      | -    | 1.8                    | V             |
| EN/SYNC Low Threshold                               | V <sub>EN/SYNC(L)</sub>       | V <sub>EN/SYNC</sub> falling                                                                             | 0.8                    | -    | -                      | V             |
| EN/SYNC Hysteresis                                  | V <sub>EN/SYNC</sub><br>(HYS) | V <sub>EN/SYNC(H)</sub> - V <sub>EN/SYNC(L)</sub>                                                        | -                      | 200  | -                      | mV            |
| EN/SYNC Digital Delay                               | t <sub>SLEEP</sub>            | V <sub>EN/SYNC</sub> transitioning low                                                                   | -                      | 32   | -                      | PWM<br>cycles |
| EN/SYNC Input Resistance                            | R <sub>EN/SYNC</sub>          |                                                                                                          | 50                     | 100  | -                      | kΩ            |
| EN/SYNC Pulse Rejection                             | t <sub>EN/SYNCR</sub>         | V <sub>IN</sub> = 3.3 V, V <sub>EN/SYNC</sub> = 1.3 V pulse input                                        | -                      | 10   | -                      | ns            |
| <b>OVERCURRENT PROTECTION (OC</b>                   | P) AND HIC                    | CUP MODE                                                                                                 |                        |      |                        |               |
| Dulas by Dulas Current Limit                        | I <sub>LIM(5%)</sub>          | Duty Cycle = 5%                                                                                          | 3.5                    | 4.1  | 4.7                    | А             |
| Pulse-by-Pulse Current Limit                        | I <sub>LIM(90%)</sub>         | Duty Cycle = 90%                                                                                         | 2.3                    | 3.1  | 4.2                    | А             |
| Hiccup Disable Threshold                            | HIC <sub>DIS</sub>            | V <sub>FB</sub> rising                                                                                   | -                      | 750  | -                      | mV            |
| Hiccup Enable Threshold                             | HIC <sub>EN</sub>             | V <sub>FB</sub> falling                                                                                  | -                      | 625  | -                      | mV            |
| OCP / HICCUP Count Limit                            | OCPLIMIT                      | Hiccup enabled, OCP pulses                                                                               | _                      | 7    | -                      | counts        |

Continued on the next page ...



# Low Input Voltage, Adjustable Frequency 2 A Synchronous Buck Regulator with EN/SYNC and Power OK

#### **ELECTRICAL CHARACTERISTICS** (Continued): Valid at $-40^{\circ}C \le T_A = T_J \le 125^{\circ}C$ , $V_{IN} = 5$ V; unless otherwise specified

| Characteristic                             | Symbol                 | Test Conditions                                           | Min.  | Тур.               | Max. | Unit          |
|--------------------------------------------|------------------------|-----------------------------------------------------------|-------|--------------------|------|---------------|
| SOFT START (SS PIN)                        |                        |                                                           | ·     |                    |      |               |
| SS Offset Voltage                          | V <sub>SSOFFS</sub>    | V <sub>SS</sub> rising due to I <sub>SSSU</sub>           | 120   | 200                | 270  | mV            |
| SS Fault/Hiccup Reset Voltage              | V <sub>SS_RESET</sub>  | V <sub>SS</sub> falling due to I <sub>SSHIC</sub>         | -     | 100                | 120  | mV            |
| SS Startup (Source) Current                | I <sub>SSSU</sub>      | V <sub>SS</sub> = 1 V, HICCUP = FAULT = 0                 | -10   | -20                | -30  | μA            |
| SS Hiccup (Sink) Current                   | I <sub>SSHIC</sub>     | V <sub>SS</sub> = 0.5 V, HICCUP = 1                       | 5     | 10                 | 20   | μA            |
| SS Input Resistance                        | R <sub>SS</sub>        | FAULT = 1 or EN/SYNC = low                                | -     | 2                  | -    | ΚΩ            |
| SS to VOUT Delay Time                      | t <sub>SS(DELAY)</sub> | C <sub>SS</sub> = 22 nF                                   | -     | 175                | -    | μs            |
| VOUT Soft Start Ramp Time                  | t <sub>SS</sub>        | C <sub>SS</sub> = 22 nF                                   | -     | 880                | -    | μs            |
|                                            | 6                      | V <sub>FB</sub> = 0 V                                     | -     | f <sub>SW</sub> /3 | -    | -             |
| SS Switching Frequency                     | t <sub>SW(SS)</sub>    | V <sub>FB</sub> ≥ 600 mV                                  | -     | f <sub>SW</sub>    | -    | -             |
| POWER OK (POK PIN) OUTPUT                  |                        |                                                           | · · · |                    |      |               |
| POK Output Voltage                         | V <sub>POK</sub>       | I <sub>POK</sub> = 4 mA                                   | -     | -                  | 0.4  | V             |
| POK Undervoltage Threshold                 | POK <sub>UV</sub>      | V <sub>FB</sub> rising, as a percent of V <sub>REF</sub>  | 89    | 92                 | 95   | %             |
| POK Undervoltage Hysteresis                | POKUVHYS               | V <sub>FB</sub> falling, as a percent of V <sub>REF</sub> | -     | 4                  | -    | %             |
| POK Overvoltage Threshold                  | POK <sub>OV</sub>      | V <sub>FB</sub> rising, as a percent of V <sub>REF</sub>  | 112   | 115                | 118  | %             |
| POK Overvoltage Hysteresis                 | POK <sub>OVHYS</sub>   | V <sub>FB</sub> falling, as a percent of V <sub>REF</sub> | -     | 4                  | -    | %             |
| POK Digital Delay                          | POK <sub>DLY</sub>     | V <sub>FB</sub> rising only                               | -     | 7                  | -    | PWM<br>cycles |
| POK Leakage                                | I <sub>POK(LKG)</sub>  | $V_{POK} = 5 \text{ V},  V_{COMP} \le 0.3 \text{ V}$      | -     | -                  | 1    | μA            |
| THERMAL SHUTDOWN PROTEC                    | TION (TSD)             |                                                           | · ·   | ·                  | -    |               |
| Thermal Shutdown Threshold [2]             | T <sub>TSD</sub>       | Temperature rising                                        | 155   | 170                | 185  | °C            |
| Thermal Shutdown Hysteresis <sup>[2]</sup> | T <sub>TSDHYS</sub>    | Temperature falling                                       | -     | 20                 | -    | °C            |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

<sup>[2]</sup> Ensured by design and characterization, not production tested.

<sup>[3]</sup>  $T_A = T_J = 25^{\circ}C$  ensured by design and characterization, not production tested. <sup>[4]</sup>  $T_A = T_J = 85^{\circ}C$  ensured by design and characterization, not production tested.





#### CHARACTERISTIC PERFORMANCE



Allegro MicroSystems 955 Perimeter Road Manchester, NH 03103-3353 U.S.A. www.allegromicro.com

# Low Input Voltage, Adjustable Frequency 2 A Synchronous Buck Regulator with EN/SYNC and Power OK







Temperature (°C)



Soft Start Startup and Hiccup **Currents versus Temperature** 25 23 20 SS Pin Current (µA) 18 Startup, I<sub>SSSU</sub> 15 Hiccup, I<sub>SSHIC</sub> 13 10 8 5 -50 -25 0 75 25 50 100 125 150 Temperature (°C)

Hiccup Enable and Disable Thresholds versus Temperature



High- and Low-Side MOSFETs Leakage versus Temperature





## **FUNCTIONAL DESCRIPTION**

#### Overview

The A8650 is a synchronous PWM regulator that incorporates all the control and protection circuitry necessary to satisfy a wide range of low voltage applications. The A8650 employs current mode control to provide fast transient response, simple compensation, and excellent stability.

The features of the A8650 include a  $\pm 1\%$  precision reference, an adjustable switching frequency, a transconductance error amplifier, an enable/synchronization input, integrated power MOSFETs, adjustable soft-start time, pre-bias startup capability, low current sleep mode, and a Power OK (POK) output.

The protection features of the A8650 include undervoltage lockout (UVLO), cycle-by-cycle overcurrent protection (OCP), hiccup mode short circuit protection (HIC), overvoltage protection (OVP), and thermal shutdown (TSD). In addition, the A8650 provides open circuit, adjacent pin short circuit, and pin-toground short circuit protection.

#### **Reference Voltage**

The A8650 incorporates an internal reference that allows output voltages as low as 0.8 V. The accuracy of the internal reference is  $\pm 1\%$  across the entire operating temperature range. The output voltage of the regulator is adjusted by connecting a resistor divider (RFB1 and RFB2 in the typical application schematic) from VOUT to the FB pin of the A8650.

#### **Oscillator/Switching Frequency**

The base PWM switching frequency,  $f_{OSC}$ , of the A8650 is adjustable from 250 kHz to 2.45 MHz and has an accuracy of  $\pm 12\%$  across the operating temperature range. The base frequency is used to set the device switching frequency,  $f_{SW}$ , which can also be further increased by the optional synchronization function (described later in the section on EN/SYNC operation).

Connecting a resistor from the FSET pin to GND, as shown in the typical application schematic, sets the base switching frequency. An FSET resistor with  $\pm 1\%$  tolerance is recommended. A graph of  $f_{OSC}$  versus  $R_{FSET}$ , and an equation to calculate  $R_{FSET}$ , are provided in the Component Selection section of this datasheet.

#### **Transconductance Error Amplifier**

The primary function of the transconductance error amplifier is to regulate the A8650 output voltage. The error amplifier is shown in figure 1 as a device with three inputs, two positive and one negative. The negative input simply is connected to the FB pin and is used to sense the feedback voltage for regulation. The two positive inputs are connected to the soft start and reference voltages, and the error amplifier performs an analog OR selection between them. It regulates to either the soft start pin voltage minus the Soft Start Offset (200 mV (typ)) or the A8650 internal reference, whichever is lower.

To stabilize the regulator, a series RC compensation network  $(R_Z C_Z)$  must be connected from the error amplifier output (COMP pin) to GND as shown in the typical application schematic. In most applications, an additional, low value capacitor  $(C_P)$  should be connected in parallel with the  $R_Z C_Z$  compensation network to roll-off the loop gain at higher frequencies. However, if the  $C_P$  capacitor is too large, the phase margin of the regulator may be reduced.

If the regulator is disabled or a fault occurs, the COMP pin is immediately pulled to GND via an internal 1.5 k $\Omega$  pull-down and PWM switching is inhibited.

#### **Slope Compensation**

The A8650 incorporates internal slope compensation to allow PWM duty cycles near or above 50% to accommodate a wide range of input/output voltages, switching frequencies, and inductor values. As shown in the functional block diagram, the slope compensation signal is added to the sum of the current sense and PWM Ramp Offset ( $V_{PWMOFFS}$ ). The amount of slope compensation is scaled directly with the base switching frequency ( $f_{OSC}$ , set by  $R_{FSET}$ ). However, the amount of slope compensation does



Figure 1. A8650 Error Amplifier



not change when the synchronization function is used to alter the switching frequency.

#### Sleep Mode

If the voltage at the EN/SYNC pin is low for more than 32 PWM clock cycles, the A8650 discharges the soft start capacitor (via a 2 k $\Omega$  pulldown) until V<sub>SS</sub>  $\approx$  100 mV. At that time the A8650 will enter sleep mode and draw less than I<sub>QSLEEP</sub> (3  $\mu$ A (max)) from V<sub>IN</sub>. However, the total current drawn by the VIN pin will be the sum of the current drawn by the control circuitry plus any leakage due to the high- and low-side MOSFETs (I<sub>LKG(HS)</sub>, and I<sub>LKG(LS)</sub>).

#### Enable/Synchronization (EN/SYNC) Input

The enable/synchronization (EN/SYNC) input provides three functions: enabling/disabling the A8650 with system control, enabling/disabling the A8650 automatically, and synchronizing the output PWM frequency synchronization to an external clock signal input.

When EN/SYNC is being used as a system controlled enabling/ disabling logic input, when EN/SYNC is kept high, the A8650 turns on and, provided there are no fault conditions, V<sub>OUT</sub> will ramp to its final voltage in a time set by the soft start capacitor  $(C_{SS})$ . When EN/SYNC is brought low for more than 32 PWM clock cycles (see figure 2) the voltage at the soft start pin is discharged by a 2 k $\Omega$  pulldown, and  $V_{SS}$  will decay quickly starting from the input voltage level. When  $V_{SS}$  drops below  $\approx 100$  mV, the A8650 will enter sleep mode and draw less than 3  $\mu$ A from the input. A timing diagram showing startup and shutdown using EN/SYNC is shown in figure 8. The short delay (the 32 PWM clock cycles between when EN/SYNC transitions to low and when PWM switching stops) is necessary because the enable circuitry must distinguish between the relatively constant enabling/ disabling function logic levels and the longest allowed pulses generated when the EN/SYNC frequency synchronization function also is being used.

When used in the frequency synchronization function, EN/SYNC accepts an external clock to scale the PWM switching frequency ( $f_{SW}$ ) from 1.2× to 1.5× above the base frequency ( $f_{OSC}$ ) set by the  $R_{FSET}$  resistor. The applied clock pulses must satisfy the pulse width, duty cycle, and rise/fall time requirements shown in the Electrical Characteristics table in this datasheet. Note that when EN/SYNC is used as a synchronization input, soft start still occurs at the base frequency ( $f_{OSC}$ ) and synchronization to the external clock occurs only after soft start is complete (when  $V_{FB} > POK_{UV}$ ).

Finally, when used to automatically enable the A8650, the EN/SYNC input pin is connected to  $V_{\rm IN}$  via a resistor, as shown in figure 3. The series resistance is recommended to prevent large  $V_{\rm IN}$  capacitors from discharging into the EN/SYNC pin at powerdown.

#### **Power MOSFETs**

The A8650 includes a 70 m $\Omega$ , high-side P-channel MOSFET capable of delivering up to 4.1 A at 5% duty cycle. The A8650 also includes a 55 m $\Omega$ , low-side N-channel MOSFET to provide synchronous rectification.

The low-side MOSFET continues to conduct when the inductor current crosses zero to maintain constant conduction mode (CCM). This helps to minimize EMI/EMC for noise sensitive



Figure 2. PWM switching stops 32 PWM cycles after EN/SYNC transitions low, and sleep mode begins when V\_{SS} decays to V\_{SS} \_{RESET} (100 mV)



Figure 3. External circuit for automatically enabling the A8650 from VIN



applications by eliminating the SW output high-frequency ringing associated with discontinuous conduction mode (DCM). When a fault occurs or the A8650 is disabled, the SW pin becomes high impedance by turning off both the upper and lower MOSFETs.

#### Pulse Width Modulation (PWM)

A high-speed PWM comparator, capable of pulse widths less than 105 ns, is included in the A8650. The inverting input of the comparator is connected to the output of the error amplifier. The non-inverting input is connected to the sum of the current sense signal, the slope compensation, and the PWM Ramp Offset ( $V_{PWMOFFS}$ ).

At the beginning of each PWM cycle, the PWM\_CLK signal sets the PWM flip flop and the high-side MOSFET is turned on. When the summation of the current sense signal, the slope compensation, and the DC PWM Ramp Offset rises above the error amplifier voltage, the comparator resets the PWM flip flop and the high-side MOSFET is turned off. After a short delay to prevent cross-conduction ( $t_{NO}$ ), the low-side MOSFET is turned on. The PWM flip flop is reset dominant so, if the output voltage of the error amplifier drops below the PWM Ramp Offset, then PWM 0% duty cycle (that is, pulse skipping) operation is achieved.

#### **Current Sense Amplifier**

A high-bandwidth current sense amplifier monitors the current in the high-side MOSFET. The current signal is supplied to the PWM comparator, the cycle-by-cycle current limiter, and the hiccup mode counter.

#### Soft Start (Startup) and Inrush Current Control

Inrush currents to the regulator are controlled by the soft start function. When the A8650 is enabled, after all faults are cleared the soft start pin will source approximately 20  $\mu$ A (I<sub>SSSU</sub>) and the voltage on the soft start capacitor (C<sub>SS</sub>) will ramp upward from 0 V. When the voltage at the soft start pin exceeds the Soft Start Offset (V<sub>SSOFFS</sub>, 200 mV(typ)), the error amplifier output slews upward and, shortly thereafter, PWM switching will begin. As shown in figure 4, there is a short delay (t<sub>SS(DELAY)</sub>) between when the EN/SYNC pin transitions high and when the soft start voltage reaches 200 mV.

After the A8650 starts switching, the error amplifier will regulate the voltage at the FB pin to the soft start pin voltage minus the Soft Start Offset voltage. After switching starts, the voltage at the SS pin will rise from 200 mV to 1000 mV, a difference of 800 mV. At the same time, the voltage at the FB pin will rise from 0 V to 800 mV and the regulator output voltage will rise from 0 V to the setpoint determined by the feedback resistor divider (RFB1 and RFB2).

When the voltage at the soft start pin reaches approximately 1000 mV, the error amplifier will change mode and begin regulating to the A8650 internal reference, 800 mV. The voltage at the soft start pin will continue to rise to approximately  $V_{IN}$ . Complete soft start operation is shown in figure 4.

During startup, the PWM switching frequency is scaled linearly from  $f_{OSC}$ / 3 to  $f_{OSC}$  as the voltage at the FB pin ramps from 0 V to 600 mV. This is done to prevent the output inductor current from climbing to a level that may damage the A8650 when the input voltage is high and the output of the regulator is either shorted or soft starting a relatively high capacitance or very heavy load.

#### **Pre-Biased Startup**

If the output capacitors are pre-biased, the A8650 will shift the startup routine parameters to prevent discharging the output capacitors. Normally, PWM switching starts when the voltage at the soft start pin reaches approximately 200 mV. However, in the case with pre-biasing, the voltage at the FB pin ( $V_{FB}$ ) is non-zero. Switching will not start until the voltage at the soft-start



Figure 4. Startup to V<sub>OUT</sub> = 1.8 V, at I<sub>OUT</sub> = 2.0 A with C<sub>SS</sub> = 10 nF



pin increases to approximately  $V_{FB}$  + 200 mV. At this voltage, the error amplifier output will slew upward. Shortly thereafter, PWM switching starts and  $V_{OUT}$  ramps upward from the prebias level. Figure 5 shows startup when the output voltage is pre-biased to 0.9 V.

#### Power OK (POK) Output

The Power OK (POK) output is an open drain output, so an external pull-up resistor must be connected to it. An internal comparator monitors the voltage at the FB pin and controls the internal open drain N-MOSFET at the POK pin. POK is high when the voltage at the FB pin is within regulation. The POK output is pulled low if any of the following are true:

- $\bullet$   $V_{FB}$  is rising, and is < 92% of the internal reference voltage, or
- $V_{FB}$  is rising, and is > 115% of the internal reference voltage, or
- EN/SYNC is low for more than 32 PWM clock cycles, or
- VIN pin UVLO occurs, or
- Thermal Shutdown (TSD) occurs.

If the A8650 is running and EN/SYNC transitions low for more than 32 PWM clock cycles, then POK will transition low and remain low only as long as the internal circuitry is able to enhance the open-drain output device. When  $V_{\rm IN}$  fully collapses, POK will return to the high impedance state. The POK comparator incorporates hysteresis to prevent chattering due to voltage ripple at the FB pin.



Figure 5. Startup to  $V_{OUT}$  = 1.8 V,  $V_{OUT}$  pre-biased to 0.9 V

#### **Protection Features**

#### Undervoltage Lockout (UVLO)

An undervoltage lockout (UVLO) comparator monitors the voltage at the VIN pin and keeps the regulator disabled if the voltage is below the lockout threshold ( $V_{INUVSTART}$ ). The UVLO comparator incorporates enough hysteresis ( $V_{INUVHYS}$ ) to prevent on/off cycling of the regulator due to IR drops in the VIN path during heavy loading or during startup. Figure 8 shows the A8650 operation for a UVLO-initiated startup (EN/SYNC = high,  $V_{IN}$  ramps up).

#### Thermal Shutdown (TSD)

The A8650 protects itself from overheating by means of an internal thermal monitoring circuit. If the junction temperature exceeds the thermal shutdown threshold ( $T_{TSD}$ , 170°C (typ)) the voltages at the soft start and COMP pins will be pulled to GND and both the high-side and low-side MOSFETs will be turned off. The A8650 will automatically restart when the junction temperature decreases more than the thermal shutdown hysteresis ( $T_{TSDHYS}$ , 20°C(typ)). Figure 8 shows the A8650 operation during and after a TSD event.

#### Overvoltage Protection (OVP)

The A8650 uses the FB pin to provide a basic level of overvoltage protection. An overvoltage condition could occur if the load current decreases very quickly or the regulator output is pulled high by some external voltage. When an overvoltage condition is detected, POK is pulled low and PWM switching stops. The COMP and soft start pins are not directly affected by OVP. If the regulator output decreases back to the allowed operating range, POK will transition to high and PWM switching will resume.

#### Cycle-by-Cycle Overcurrent Protection (OCP)

The A8650 monitors the current in the high-side MOSFET and if the current exceeds the cycle-by-cycle overcurrent threshold  $(I_{LIM})$  then the high-side MOSFET is turned off. Normal PWM operation resumes on the next clock pulse from the oscillator. The A8650 includes leading edge blanking to prevent falsely triggering the cycle-by-cycle current limit when the upper MOSFET is turned on.

Because of the addition of the slope compensation ramp to the inductor current, the A8650 delivers more current at lower duty cycles and less current at higher duty cycles. For a given duty cycle, this results in a little more current being available at lower switching frequencies than at higher frequencies.



Figure 6 shows the typical and worst-case cycle-by-cycle current limits versus duty cycle, at 2.45 MHz and 250 kHz.

#### Output Short Circuit (Hiccup Mode) Protection

Hiccup mode protects the A8650 when the load is either too high or when the output of the regulator is shorted to ground. When the voltage at the FB pin is below the Hiccup Enable Threshold (HIC<sub>EN</sub>, 625 mV(typ)) hiccup mode protection is enabled. When the voltage at the FB pin is above the Hiccup Disable Threshold (HIC<sub>DIS</sub>, 750 mV(typ)) hiccup mode protection is disabled.

Hiccup Mode overcurrent protection monitors the number of overcurrent events using an up/down counter. An overcurrent pulse increments the counter by one and a PWM cycle without an overcurrent pulse decrements the counter by one. If more than seven consecutive overcurrents are detected, then the hiccup latch is set and PWM switching is stopped. The HICCUP signal causes the COMP pin to be pulled low. Hiccup mode also enables a current sink connected to the soft start pin (nominally 10  $\mu$ A)

so, when hiccup occurs, the voltage at the soft start pin ramps downward.

When the voltage at the soft start pin decays to a low level  $(V_{SS\_RESET}, 100 \text{ mV} (typ))$ , the hiccup latch is cleared and the 10  $\mu$ A soft start pin current sink is turned off. Also, the soft start pin begins charging the soft start capacitor with 20  $\mu$ A, so the voltage at the soft start pin begins to ramp upward. When the voltage at the soft start pin exceeds the Soft Start Offset  $(V_{SSOFFS}, 200 \text{ mV} (typ))$  the error amplifier will force the voltage at the COMP pin to quickly ramp upward and, shortly thereafter, PWM switching will resume. If the short circuit at the regulator output remains, another hiccup cycle will occur. Hiccup cycles will repeat until the short circuit is removed or the regulator is disabled. If the short circuit is removed, the A8650 will soft start normally and the output voltage will be ramped to the setpoint level. Hiccup mode operation is shown in both figures 7 and 8.



Figure 6. Cycle-by-cycle current limiting versus duty cycle; at  $f_{SW}$  = 250 kHz (dashed curves) and  $f_{SW}$  = 2.45 MHz (solid curves)



Figure 7. Hiccup mode operation and recovery



#### TABLE 1. Summary of A8650 Fault Modes and Operation

| Fault<br>Mode                                                                     | V <sub>SS</sub>                                                                                                                                        | V <sub>COMP</sub>                                                                      | High-Side MOSFET<br>and f <sub>SW</sub>                                                                                                                                                                            | Low-Side<br>MOSFET                                                                               | POK<br>State                   | Reset<br>Condition                                                    |
|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------------------------------------------------|
| Output hard<br>short to ground<br>(V <sub>OUT</sub> =<br>V <sub>FB</sub> = 0 V)   | Hiccup after<br>V <sub>COMP</sub> ≈ 1.25 V<br>and 7<br>overcurrent faults                                                                              | Clamped to ≈1.25 V<br>for I <sub>LIM</sub> , then pulled<br>low during hiccup          | Controlled by V <sub>COMP</sub> .<br>f <sub>SW</sub> /3 if<br>0< V <sub>FB</sub> <200 mV                                                                                                                           | Active during<br>t <sub>OFF(MIN)</sub> ,<br>Off during hiccup                                    | Pulled low                     | Auto,<br>if short removed                                             |
| Output<br>overcurrent<br>(heavy load) and<br>V <sub>FB</sub> < HIC <sub>DIS</sub> | Output<br>overcurrentHiccup after<br>$V_{COMP} \approx 1.25 V$<br>(heavy load) andClamped to $\approx 1.25$<br>for $I_{LIM}$ , then pulled<br>load $T$ |                                                                                        | $\begin{array}{c} \mbox{Controlled by $V_{COMP}$}, \\ f_{SW} / 3 \mbox{ if } \\ 0 < V_{FB} < 200 \mbox{ mV}, \\ f_{SW} / 3 \mbox{ to } f_{SW} \mbox{ if } \\ 200 \mbox{ mV} < V_{FB} < 600 \mbox{ mV} \end{array}$ | Active during<br>t <sub>OFF(MIN)</sub> ,<br>Off during hiccup                                    | Pulled low                     | Auto, if the load<br>decreases                                        |
| SW hard short to ground                                                           | Not affected;<br>hiccup may<br>occur when the<br>short is removed                                                                                      | Clamped to ≈1.25 V<br>for I <sub>LIM</sub> , then pulled<br>low if hiccup occurs       | Controlled by V <sub>COMP</sub> .<br>turned off if<br>V <sub>SW</sub> ≈ 0 V and blanking<br>time expires,<br>f <sub>SW</sub> / 3 if 0 < V <sub>FB</sub> < 200 mV                                                   | Active during<br>t <sub>OFF(MIN)</sub> ,<br>Off if hiccup occurs<br>when the short is<br>removed | Depends on<br>V <sub>OUT</sub> | Auto,<br>if short removed                                             |
| SW soft short to ground                                                           | Hiccup after<br>V <sub>COMP</sub> ≈ 1.25 V<br>and 7<br>overcurrent faults                                                                              | Clamped to ≈1.25 V<br>for l <sub>LIM</sub> , then pulled<br>low during hiccup          | Controlled by V <sub>COMP</sub> .<br>f <sub>SW</sub> /3 if<br>0 <vfb< 200="" mv,<br="">f<sub>SW</sub>/3 to f<sub>SW</sub> if<br/>200 mV &lt; V<sub>FB</sub> &lt; 600 mV</vfb<>                                     | Active during<br>t <sub>OFF(MIN)</sub> ,<br>Off during hiccup                                    | Depends on<br>V <sub>OUT</sub> | Auto,<br>if short removed                                             |
| FB pin open (FB<br>pin floats high<br>due to negative<br>bias current)            | Not affected                                                                                                                                           | Transitions low via<br>loop response as<br>V <sub>FB</sub> floats high                 | Off.<br>f <sub>SW</sub> / 3 if<br>0< V <sub>FB</sub> < 200 mV,<br>f <sub>SW</sub> /3 to f <sub>SW</sub> if<br>200 mV < V <sub>FB</sub> < 600 mV                                                                    | Off.<br>Disabled if<br>V <sub>COMP</sub> < 200 mV<br>(to limit negative<br>SW current)           | Pulled low                     | Auto, if FB pin<br>connected to V <sub>OUT</sub>                      |
| Output<br>overvoltage<br>(V <sub>FB</sub> > 115% ×<br>V <sub>REF</sub> )          | Not affected                                                                                                                                           | Transitions low<br>via loop response<br>because<br>V <sub>FB</sub> > V <sub>REF</sub>  | Off.<br>f <sub>SW</sub> / 3 if<br>0< V <sub>FB</sub> < 200 mV,<br>f <sub>SW</sub> /3 to f <sub>SW</sub> if<br>200 mV < V <sub>FB</sub> < 600 mV                                                                    | Off.<br>Disabled if<br>V <sub>COMP</sub> < 200 mV<br>(to limit negative<br>SW current)           | Pulled low                     | Auto, if V <sub>FB</sub> returns<br>to the allowed<br>operating range |
| Output<br>undervoltage<br>(V <sub>FB</sub> < 92% ×<br>V <sub>REF</sub> )          | Not affected                                                                                                                                           | Transitions high<br>via loop response<br>because<br>V <sub>FB</sub> < V <sub>REF</sub> | $\begin{array}{c} \mbox{Controlled by $V_{COMP}$}, \\ f_{SW}/3 \mbox{ if } \\ 0 < V_{FB} < 200 \mbox{ mV}, \\ f_{SW}/3 \mbox{ to } f_{SW} \mbox{ if } \\ 200 \mbox{ mV} < V_{FB} < 600 \mbox{ mV} \end{array}$     | Active during<br><sup>t</sup> off(MIN)                                                           | Pulled low                     | Auto, if V <sub>FB</sub> returns<br>to the allowed<br>operating range |
| VIN dropout<br>or EN/SYNC<br>glitches low for<br>> 32 PWM cycles                  | Pulled low and<br>latched until<br>V <sub>SS</sub> < V <sub>SS_RESET</sub>                                                                             | Pulled low and<br>latched until<br>V <sub>SS</sub> > V <sub>SSOFFS</sub>               | Off                                                                                                                                                                                                                | Off                                                                                              | Pulled low                     | Auto, if V <sub>IN</sub><br>recovers or<br>if EN/SYNC<br>returns high |
| Thermal<br>shutdown (TSD)                                                         | Pulled low and<br>latched until<br>V <sub>SS</sub> < V <sub>SS_RESET</sub>                                                                             | Pulled low and<br>latched until<br>V <sub>SS</sub> > V <sub>SSOFFS</sub>               | Off                                                                                                                                                                                                                | Off                                                                                              | Pulled low                     | Auto, if the junction cools down                                      |



# Low Input Voltage, Adjustable Frequency 2 A Synchronous Buck Regulator with EN/SYNC and Power OK



Figure 8. A8650 timing diagram



Allegro MicroSystems 955 Perimeter Road Manchester, NH 03103-3353 U.S.A. www.allegromicro.com

## Low Input Voltage, Adjustable Frequency 2 A Synchronous Buck Regulator with EN/SYNC and Power OK

#### **APPLICATION INFORMATION**

#### **Design and Component Selection**

#### Setting the Output Voltage (VOUT, R<sub>FB1</sub>, R<sub>FB2</sub>)

The output voltage of the A8650 is determined by connecting a resistor divider from the output node (VOUT) to the FB pin as shown in figure 9. There are trade-offs when choosing the value of the feedback resistors. If the series combination ( $R_{FB1}+R_{FB2}$ ) is relatively low, then the light-load efficiency of the regulator will be reduced. So, to maximize that efficiency, it is best to choose high-value resistors. On the other hand, if the parallel combination ( $R_{FB1}//R_{FB2}$ ) is too high, then the regulator may be susceptible to noise coupling into the FB pin.

In general, to produce the target output voltage,  $V_{OUT}$ :

$$\frac{R_{\rm FB1}}{R_{\rm FB2}} = \left(\frac{V_{\rm OUT}}{0.8 \,({\rm V})} - 1\right)$$
(1)

Table 2 shows the most common output voltages and recommended feedback resistors, assuming <0.2% efficiency loss at light load of 100 mA, and a parallel combination of 4 k $\Omega$  presented to the FB pin. For optimal system accuracy, it is recommended that the feedback resistors have  $\leq 1\%$  tolerances.

#### Base PWM Switching Frequency (R<sub>FSET</sub>)

The base PWM switching frequency is set by connecting a resistor from the FSET pin to ground. Figure 10 is a graph showing the relationship between the typical switching frequency (y-axis) and the FSET resistor (x-axis). For a particular base switching



Figure 9. Connecting a feedback resistor divider

|                         | Veconiniendeu i eeub                         | ack itesision values                        |
|-------------------------|----------------------------------------------|---------------------------------------------|
| V <sub>out</sub><br>(V) | R <sub>FB1</sub><br>(VOUT to FB pin)<br>(kΩ) | R <sub>FB2</sub><br>(FB pin to GND)<br>(kΩ) |
| 1.2                     | 6.04                                         | 12.1                                        |
| 1.5                     | 7.50                                         | 8.45                                        |
| 1.8                     | 9.09                                         | 7.15                                        |
| 2.5                     | 12.4                                         | 5.76                                        |
| 3.3                     | 16.5                                         | 5.23                                        |

Table 2 Recommended Feedback Resistor Values



Figure 10. PWM switching frequency versus R<sub>FSET</sub>



frequency ( $f_{OSC}),$  the FSET resistor can be calculated as follows:

$$R_{\rm FSET} = \left(\frac{24900}{f_{\rm OSC}} - 1.7\right) \tag{2}$$

where  $f_{OSC}$  is in kHz and  $R_{FSET}$  is in k $\Omega$ .

The oscillator frequency will be the final output switching frequency (unless the synchronization function is applied), so when the oscillator frequency is being chosen, the designer should be aware of the minimum controllable on-time,  $t_{ON(MIN)}$ , of the A8650. If the system required on-time is less than the A8650 minimum controllable on-time, then switch node jitter will occur and the output voltage will have increased ripple or oscillations.

The minimum oscillator frequency required should be calculated as follows:

$$f_{\rm SWMAX} = \frac{V_{\rm OUT}}{t_{\rm ON(MIN)} \times V_{\rm IN(MAX)}}$$
(3)

where

V<sub>OUT</sub> is the output voltage,

 $t_{\rm ON(MIN)}$  is the minimum controllable on-time of the A8650 (worst case 105 ns), and

 $V_{IN(MAX)}$  is the maximum required operational input voltage (not the peak surge voltage).

If the A8650 PWM synchronization function is employed, then the oscillator frequency should be chosen such that jitter will not result at the maximum synchronized switching frequency, determined from equation 3:

$$1.5 \times f_{SW} < f_{SWMAX}$$
 (4)

#### Output Inductor (L<sub>O</sub>)

When considering a peak current mode regulator, it is common knowledge that, without adequate slope compensation, the system will become unstable when the duty cycle is near or above 50%. However, the slope compensation in the A8650 is a fixed value  $(S_E)$ . Therefore, it is important to calculate an inductor value so the falling slope of the inductor current  $(S_F)$  will work well with the A8650 slope compensation.

Equations 5 and 6 can be used to calculate a range of values for the output inductor based on the well-known approach of providing slope compensation that matches 50% to 100% of the falling slope of the inductor current:

$$\left(\frac{V_{\text{OUT}}}{2 \times S_{\text{E}}}\right) \le L_{\text{O}} \le \left(\frac{V_{\text{OUT}}}{S_{\text{E}}}\right)$$
(5)

where  $L_0$  is in  $\mu$ H.

In equation 5, the slope compensation ( $S_E$ ) is a function of switching frequency, as follows:

$$S_{\rm E} = 1.175 \times f_{\rm OSC} \tag{6}$$

where  $S_E$  is in A/µs and  $f_{SW}$  is in MHz.

More recently, Dr. Raymond Ridley presented a formula to calculate the amount of slope compensation required to critically damp the double poles at half the PWM switching frequency:

$$L_{\rm o} \ge \frac{V_{\rm out}}{S_{\rm E}} \left( 1 - 0.18 \times \frac{V_{\rm IN}(\rm min)}{V_{\rm out}} \right)$$
(7)

This formula allows the inclusion of the duty cycle (D), which should be calculated at the minimum input voltage to ensure optimal stability. Also, to avoid dropout (that is, saturation of the buck regulator),  $V_{IN}$ (min) must be approximately 0.75 to 1.0 V above  $V_{OUT}$  when calculating the inductor value with equation 7.

If equations 6 or 7 yield an inductor value that is not a standard value, then the next closest available value should be used. The final inductor value should allow for 10% to 20% of initial tolerance and 10% to 20% of inductor saturation.

The saturation current of the inductor should be higher than the peak current capability of the A8650. Ideally, for output short circuit conditions, the inductor should not saturate even at the highest cycle-by-cycle current limit at minimum duty cycle ( $I_{LIM(5\%)}$ ; 4.7 A(max)). This may be too costly. At the very least, the inductor should not saturate given the peak operating current according to the following equation:

$$I_{\rm PEAK} = 4.1 - \frac{S_{\rm E} \times (V_{\rm OUT})}{1.15 \times f_{\rm SW} \times V_{\rm IN}(\rm{max})}$$
(8)

where  $V_{IN}(\mbox{max})$  is the maximum continuous input voltage, such as 5.5 V.



Starting with equation 8, and subtracting half of the inductor ripple current, provides us with an interesting equation to predict the typical DC load capability of the regulator at a given duty cycle (D):

$$I_{\text{OUT}(\text{DC})} = 4.1 - \frac{S_{\text{E}} \times D}{f_{\text{SW}}} - \frac{V_{\text{OUT}} \times (1-D)}{2 \times f_{\text{SW}} \times L_{\text{O}}}$$
(9)

where D is  $V_{OUT}/V_{IN}$ . After an inductor is chosen, it should be tested during output short circuit conditions. The inductor current should be monitored using a current probe. A good design would ensure neither the inductor nor the regulator are damaged when the output is shorted to ground at maximum input voltage and the highest expected ambient temperature.

#### **Output Capacitors**

The output capacitors filter the output voltage to provide an acceptable level of ripple voltage and they store energy to help maintain voltage regulation during a load transient. The voltage rating of the output capacitors must support the output voltage with sufficient design margin.

The output voltage ripple ( $\Delta V_{OUT}$ ) is a function of the output capacitor parameters:  $C_{OUT}$ , ESR<sub>COUT</sub>, and ESL<sub>COUT</sub>:

$$\Delta V_{\text{OUT}} = \Delta I_{\text{L}} \times \text{ESR}_{\text{COUT}} + \frac{V_{\text{IN}} - V_{\text{OUT}}}{L_{\text{O}}} \times \text{ESL}_{\text{COUT}} + \frac{\Delta I_{\text{L}}}{8 f_{\text{SW}} C_{\text{OUT}}}$$
(10)

The type of output capacitors will determine which terms of equation 10 are dominant. For ceramic output capacitors the  $ESR_{COUT}$  and  $ESL_{COUT}$  are virtually zero, so the output voltage ripple will be dominated by the third term of equation 10:

$$\Delta V_{\rm OUT} = \frac{\Delta I_{\rm L}}{8f_{\rm SW}C_{\rm OUT}} \tag{11}$$

To reduce the voltage ripple of a design using ceramic output capacitors, simply: increase the total capacitance, reduce the inductor current ripple (that is, increase the inductor value), or increase the switching frequency.

For electrolytic output capacitors the value of capacitance will be relatively high, so the third term in equation 10 will be very small. The output voltage ripple will be determined primarily by the first two terms of equation 10:

$$\Delta V_{\rm OUT} = \Delta I_{\rm L} \times \text{ESR}_{\rm COUT} + \frac{V_{\rm IN} - V_{\rm OUT}}{L_{\rm O}} \times \text{ESL}_{\rm COUT}$$
(12)

To reduce the voltage ripple of a design using electrolytic output capacitors, simply: decrease the equivalent  $\text{ESR}_{\text{COUT}}$  and  $\text{ESL}_{\text{COUT}}$  by using a high(er) quality capacitor, or add more capacitors in parallel, or reduce the inductor current ripple (that is, increase the inductor value).

The ESR of some electrolytic capacitors can be quite high so we recommend choosing a quality capacitor that clearly documents the ESR or the total impedance in the data sheet. Also, the ESR of electrolytic capacitors usually increases significantly at cold ambients, as much as  $10^{\times}$ , which increases the output voltage ripple and, in most cases, significantly reduces the stability of the system.

The transient response of the regulator depends on the number and type of output capacitors. In general, minimizing the ESR of the output capacitance will result in a better transient response. The ESR can be minimized by simply adding more capacitors in parallel or by using higher quality capacitors. At the instant of a fast load transient (di/dt), the output voltage will change by the amount

$$\Delta V_{\rm OUT} = \Delta I_{\rm LOAD} \times \text{ESR}_{\rm COUT} + \frac{di}{dt} \text{ESL}_{\rm COUT}$$
(13)

After the load transient occurs, the output voltage will deviate from its nominal value for a short time. This time will depend on the system bandwidth, the output inductor value, and output capacitance. Eventually, the error amplifier will bring the output voltage back to its nominal value.

The speed at which the error amplifier will bring the output voltage back to its setpoint will depend mainly on the closed-loop bandwidth of the system. A higher bandwidth usually results in a shorter time to return to the nominal voltage. However, a higher bandwidth system may be more difficult to obtain acceptable gain and phase margins. Selection of the compensation components ( $R_Z$ ,  $C_Z$ ,  $C_P$ ) are discussed in more detail in the Compensation Components section of this datasheet.



## Low Input Voltage, Adjustable Frequency 2 A Synchronous Buck Regulator with EN/SYNC and Power OK

#### **Input Capacitors**

Three factors should be considered when choosing the input capacitors. First, they must be chosen to support the maximum expected input voltage with adequate design margin. Second, their rms current rating must be higher than the expected rms input current to the regulator. Third, they must have enough capacitance and a low enough ESR to limit the input voltage dv/dt to something much less than the hysteresis of the  $V_{\rm IN}$  pin UVLO circuitry (200 mV (typ)) at maximum loading and minimum input voltage.

The input capacitor(s) must limit the voltage deviations at the VIN pin to something significantly less than the A8650 VIN pin UVLO hysteresis during maximum load and minimum input voltage. The minimum input capacitance can be calculated as follows:

$$C_{\rm IN} \ge \frac{I_{\rm OUT} \times D \times (1-D)}{0.85 \times f_{\rm SW} \times \Delta V_{\rm IN(MIN)}}$$
(14)

where  $\Delta V_{IN(MIN)}$  is chosen to be much less than the hysteresis of the VIN pin UVLO comparator ( $\Delta V_{IN(MIN)} \leq 100 \text{ mV}$  is recommended), and  $f_{SW}$  is the nominal PWM output frequency.

The D×(1–D) term in equation 14 has an absolute maximum value of 0.25 at 50% duty cycle. So, for example, a very conservative design, based on:  $I_{OUT} = 2.0 \text{ A}$ ,  $f_{SW} = 85\%$  of 2 MHz, D×(1–D) = 0.25, and  $\Delta V_{IN} = 100 \text{ mV}$ , yields:

$$C_{\rm IN} \ge \frac{2.0 \, (A) \times 0.25}{1.7 \, ({\rm MHz}) \times 100 \, ({\rm mV})} = 2.9 \, \mu{\rm F}$$

The input capacitors must deliver the rms current according to:

$$I_{\rm rms} = I_{\rm OUT} \sqrt{D \times (1-D)}$$
(15)

where the duty cycle  $D = V_{OUT} / V_{IN}$ 

Figure 11 shows the normalized input capacitor rms current versus duty cycle. To use this graph, simply find the operational duty cycle (D) on the x-axis and determine the input/output current multiplier on the y-axis. For example, at a 20% duty cycle, the input/output current multiplier is 0.40. Therefore, if the regulator is delivering 2.0 A of steady-state load current, the input capacitor(s) must support  $0.40 \times 2.0$  A or 0.8 A<sub>RMS</sub>.

A good design should consider the DC-bias effect on a ceramic capacitor. As the applied voltage approaches the rated value, the capacitance value decreases. This effect is very pronounced with the Y5V and Z5U temperature characteristic devices (as much as

90% reduction) so these types should be avoided. The X5R and X7R type capacitors should be the primary choices due to their stability versus both DC bias and temperature.

For all ceramic capacitors, the DC bias effect is even more pronounced on smaller case sizes so a good design will use the largest affordable case size (such as 1206 or 1210). Also, it is advisable to select input capacitors with plenty of design margin in the voltage rating to accommodate the worst-case transient input voltage.

#### Soft Start and Hiccup Mode Timing (C<sub>SS</sub>)

The soft start time of the A8650 is determined by the value of the capacitance at the soft start pin,  $C_{SS}$ . When the A8650 is enabled the voltage at the soft start pin will start from 0 V and will be charged by the soft start current,  $I_{SSSU}$ . However, PWM switching will not begin instantly because the voltage at the soft start pin must rise above 200 mV. The soft start delay ( $t_{SS(DELAY)}$ ) can be calculated using the following equation:

$$t_{\rm SS(DELAY)} = C_{\rm SS} \times \left(\frac{200 \ (mV)}{I_{\rm SSSU}}\right)$$
 (16)

If the A8650 is starting into a very heavy load a very fast soft start time may cause the regulator to exceed the cycle-by-cycle overcurrent threshold. This occurs because the total of the full load current, the inductor ripple current, and the additional current required to charge the output capacitors:

$$I_{\rm CO} = C_{\rm OUT} \times V_{\rm OUT} / t_{\rm SS} \tag{17}$$



Figure 11. Input capacitor ripple versus duty cycle



is higher than the cycle-by-cycle current threshold, as shown in figure 12. This phenomenon is more pronounced when using high value electrolytic type output capacitors. To avoid prematurely triggering hiccup mode the soft start capacitor,  $C_{SS}$ , should be calculated according to:

$$C_{\rm SS} \ge \frac{I_{\rm SSSU} \times V_{\rm OUT} \times C_{\rm OUT}}{0.8 \,(\rm V) \times I_{\rm CO}} \tag{18}$$

where  $V_{OUT}$  is the output voltage,  $C_{OUT}$  is the output capacitance,  $I_{CO}$  is the amount of current allowed to charge the output capacitance during soft start (recommend 0.1 A <  $I_{CO}$  < 0.3 A). Higher values of  $I_{CO}$  result in faster soft start times. However, lower values of  $I_{CO}$  ensure that hiccup mode is not falsely triggered. Allegro recommends starting the design with an  $I_{CO}$  of 0.1 A and increasing it only if the soft start time is too slow. If a non-standard capacitor value for  $C_{SS}$  is calculated, the next larger value should be used.

The output voltage ramp time, t<sub>SS</sub>, can be calculated by using either of the following methods:

$$t_{\rm SS} = V_{\rm OUT} \times \frac{C_{\rm OUT}}{I_{\rm CO}}$$
(19)

or

$$t_{\rm SS} = 0.8 \,(\rm V) \times \frac{C_{\rm SS}}{I_{\rm SSSU}} \tag{20}$$

When the A8650 is in hiccup mode, the soft start capacitor is used as a timing capacitor and sets the hiccup period. The soft start pin charges the soft start capacitor with  $I_{SSSU}$  during a startup attempt, and discharges the same capacitor with  $I_{SSHIC}$  between startup attempts. Because the ratio  $I_{SSSU} / I_{SSHIC}$  is approximately 2:1, the time between hiccups will be about two



Figure 12. Output current ( $I_{CO}$ ) during startup

times as long as the startup time. Therefore, the effective dutycycle of the A8650 will be very low and the junction temperature will be kept low.

#### Compensation Components (R<sub>Z</sub>, C<sub>Z</sub>, C<sub>P</sub>)

To compensate the system, it is important to understand where the buck power stage, load resistance, and output capacitance form their poles and zeros in frequency. Also, its important to understand not only that the (Type II) compensated error amplifier introduces a zero and two more poles, but also where these should be placed to maximize system stability, provide a high bandwidth, and optimize the transient response.

First, consider the power stage of the A8650, the output capacitors, and the load resistance. This circuitry is commonly referred as the *control-to-output* (CO) transfer function. The low frequency gain of this circuitry depends on the COMP to SW current gain ( $g_{mPOWER}$ ), and the value of the load resistor ( $R_L$ ). The DC gain ( $G_{CO(0HZ)}$ ) of the control-to-output is:

$$G_{\rm CO(0Hz)} = g_{\rm mPOWER} \times R_{\rm L} \tag{21}$$

The control-to-output transfer function has a pole  $(f_{P1})$ , formed by the output capacitance  $(C_{OUT})$  and load resistance  $(R_L)$ , located at:

$$f_{\rm P1} = \frac{1}{2\pi \times R_{\rm L} \times C_{\rm OUT}}$$
(22)

The control-to-output transfer function also has a zero  $(f_{Z1})$  formed by the output capacitance  $(C_{OUT})$  and its associated ESR:

$$f_{Z1} = \frac{1}{2\pi \times \text{ESR} \times C_{\text{OUT}}}$$
(23)

For a design with very low-ESR type output capacitors (such as ceramic capacitors), the ESR zero  $(f_{Z1})$  is usually at a very high frequency, so it can be ignored. On the other hand, if the ESR zero falls below or near the 0 dB crossover frequency of the system (as is the case with electrolytic output capacitors), then it should be cancelled by the pole formed by the  $C_P$  capacitor and the  $R_Z$  resistor (discussed and identified later as  $f_{P3}$ ).

A Bode plot of the control-to-output transfer function for the A8650 circuit shown in the typical application schematic on the front page ( $V_{OUT} = 1.8 \text{ V}$ ,  $I_{OUT} = 2.0 \text{ A}$ ,  $R_L = 0.9 \Omega$ ) is shown in figure 13. The pole at  $f_{P1}$  can easily be seen at 8.8 kHz while the ESR zero,  $f_{Z1}$ , occurs at a very high frequency, 4 MHz (this is



typical for a design using ceramic output capacitors). Note, there is more than 90° of total phase shift because of the double-pole at half the switching frequency.

Next, consider the feedback resistor divider, ( $R_{FB1}$  and  $R_{FB2}$ ), the error amplifier ( $g_m$ ), and the compensation network  $R_Z C_Z C_P$ . It greatly simplifies the transfer function derivation if  $R_O >> R_Z$ , and  $C_Z >> C_P$ . In most cases,  $R_O > 2 M\Omega$ ,  $1 k\Omega < R_Z < 100 k\Omega$ ,  $220 \text{ pF} < C_Z < 47 \text{ nF}$ , and  $C_P < 50 \text{ pF}$ , so the following equations are very accurate.

The low frequency gain of the control section  $(G_{C(0Hz)})$  is formed by the feedback resistor divider and the error amplifier. It can be calculated as:

$$G_{C(0Hz)} = \frac{R_{FB2}}{R_{FB1} + R_{FB2}} \times g_{m} \times R_{O}$$
$$= \frac{V_{FB}}{V_{OUT}} \times g_{m} \times R_{O}$$
$$= \frac{V_{FB}}{V_{OUT}} \times A_{VOL}$$
(24)

where

V<sub>OUT</sub> is the output voltage,

 $V_{FB}$  is the reference voltage (0.8 V),

 $g_m$  is the error amplifier transconductance (750  $\mu A/V$  ), and

 $R_O$  is the error amplifier output impedance  $(A_{VOL}/g_m)$ .



Figure 13. Control-to-Output Bode plot

The transfer function of the Type-II compensated error amplifier has a (very) low frequency pole  $(f_{P2})$  dominated by the output error amplifier output impedance  $(R_O)$  and the  $C_Z$  compensation capacitor:

$$f_{\rm P2} = \frac{1}{2\pi \times R_{\rm O} \times C_Z} \tag{25}$$

The transfer function of the Type-II compensated error amplifier also has frequency zero ( $f_{Z2}$ ) dominated by the  $R_Z$  resistor and the  $C_Z$  capacitor:

$$f_{Z2} = \frac{1}{2\pi \times R_Z \times C_Z} \tag{26}$$

Lastly, the transfer function of the Type-II compensated error amplifier has a (very) high frequency pole  $(f_{P3})$  dominated by the  $R_Z$  resistor and the  $C_P$  capacitor:

$$f_{\rm P3} = \frac{1}{2\pi \times R_Z \times C_{\rm P}} \tag{27}$$

A Bode plot of the error amplifier and its compensation network is shown in figure 14,  $f_{P2}$ ,  $f_{P3}$ , and  $f_{Z2}$  are indicated on the magnitude plot. Notice that the zero ( $f_{Z2}$  at 16 kHz) has been placed so that it is just above the pole at  $f_{P1}$  previously shown in the control-to-output Bode plot at 8.8 kHz, figure 13. Placing  $f_{Z2}$ just above  $f_{P1}$  will result in excellent phase margin, but relatively slow transient recovery time, as will be shown later.



Figure 14. Type-II compensated error amplifier Bode plot



Finally, consider the combined Bode plot of both the controlto-output and the compensated error amplifier, the red curve shown in figure 15. Careful examination of this plot shows that the magnitude and phase of the entire system (in red) are simply the sum of the error amplifier response (blue) and the control-tooutput response (green). As shown in figure 15, the bandwidth of this system ( $f_c$ ) is 72 kHz, the phase margin is 73 degrees, and the gain margin is 27 dB.

#### A Generalized Tuning Procedure

This section presents a methodology to systematically apply the design considerations provided above.

1. Choose the system bandwidth ( $f_C$ ). This is the frequency at which the magnitude of the gain crosses 0 dB. Recommended values for  $f_C$ , based on the PWM switching frequency, are in the range  $f_{SW}/20 < f_C < f_{SW}/7.5$ . A higher value of  $f_C$  generally provides a better transient response, while a lower value of  $f_C$  generally makes it easier to obtain higher gain and phase margins.

2. Calculate the  $R_Z$  resistor value. This sets the system bandwidth ( $f_C$ ):

$$R_{Z} = f_{C} \times \frac{V_{OUT}}{V_{FB}} \times \frac{2\pi \times C_{OUT}}{g_{mPOWERx} \times g_{m}}$$
(28)

3. Determine the frequency of the pole  $(f_{P1})$ . This pole is formed by  $C_{OUT}$  and  $R_L$ . Use equation 22 (repeated here):

$$f_{\rm P1} = \frac{1}{2\pi \times R_{\rm L} \times C_{\rm OUT}}$$

4. Calculate a range of values for the  $C_Z$  capacitor. Use the following:

$$\frac{4}{2\pi \times R_Z \times f_C} < C_Z < \frac{1}{2\pi \times R_Z \times 1.5 \times f_{P1}}$$
(29)

To maximize system stability (that is, to have the greatest gain margin), use a higher value of  $C_Z$ . To optimize transient recovery time, although at the expense of some phase margin, use a lower value of  $C_Z$ .

Figure 16 compares the output voltage recovery time due to a 1 A load transient for the system shown in figure 15 ( $f_{Z2} = 16$  kHz, 73° phase margin) and a system with  $f_{Z2}$  at 50 kHz. The system with  $f_{Z2}$  at 50 kHz has only 51° of phase margin, but recovers to within 0.5% much faster ( $\approx$ 3×) than the other system.



Figure 15. Bode plot of the complete system (red curve)



Figure 16. Transient recovery comparison for  $f_{Z2}$  at 16 kHz/73° and 50 kHz/51°



## Low Input Voltage, Adjustable Frequency 2 A Synchronous Buck Regulator with EN/SYNC and Power OK

5. Calculate the frequency of the ESR zero  $(f_{Z1})$  formed by the output capacitor(s). Use equation 23 (repeated here):

$$f_{\rm Z1} = \frac{1}{2\pi \times \rm ESR \ \times \ C_{\rm OUT}}$$

If  $f_{Z1}$  is at least one decade higher than the target crossover frequency  $(f_C)$  then  $f_{Z1}$  can be ignored. This is usually the case for a design using ceramic output capacitors. Use equation 27 to calculate the value of  $C_P$  by setting  $f_{P3}$  to either  $5 \times f_C$  or  $f_{SW} / 2$ , whichever is higher.

Alternatively, if  $f_{Z1}$  is near or below the target crossover frequency ( $f_C$ ), then use equation 27 to calculate the value of  $C_P$  by setting  $f_{P3}$  equal to  $f_{Z1}$ . This is usually the case for a design using high ESR electrolytic output capacitors.

#### **Power Dissipation and Thermal Calculations**

The power dissipated in the A8650 is the sum of the power dissipated from the VIN supply current ( $P_{IN}$ ), the power dissipated due to the switching of the internal power high-side MOSFET ( $P_{SW1}$ ), the power dissipated due to the rms current being conducted by the high- and low-side MOSFETs ( $P_{COND1}$  and  $P_{COND2}$ ), the power dissipated by the low-side MOSFET body diode during the non-overlap times, and the power dissipated by the internal gate drivers ( $P_{DRIVER1}$  and  $P_{DRIVER2}$ ).

The power dissipated from the VIN supply current can be calculated using the following equation:

$$P_{\rm IN} = V_{\rm IN} \times I_{\rm Q} + (V_{\rm IN} - V_{\rm GS}) \times (Q_{\rm G1} + Q_{\rm G2}) \times f_{\rm SW}$$
(30)

where

V<sub>IN</sub> is the input voltage,

 $I_Q$  is the input quiescent current drawn by the A8650 (nominally 2 mA),

 $V_{GS}$  is the MOSFET gate drive voltage, typically 5.0 V,

 $Q_{G1}$  and  $Q_{G2}$  are the internal high- and low-side MOSFET gate charges (approximately 3.3 nC and 1.4 nC respectively), and  $f_{SW}$  is the PWM switching frequency.

The switching losses dissipated by the internal high-side MOSFET during PWM switching can be calculated using the following equation:

$$P_{\rm SW1} = \frac{V_{\rm IN} \times I_{\rm OUT} \times (t_{\rm r} + t_{\rm f}) \times f_{\rm SW}}{2}$$
(31)

where

V<sub>IN</sub> is the input voltage,

I<sub>OUT</sub> is the output current,

f<sub>SW</sub> is the PWM switching frequency, and

 $t_{\rm r}$  and  $t_{\rm f}$  are the rise and fall times measured at the SW node. Approximate values for  $t_{\rm r}$  range from 10 to 15 ns. The fall time is usually about 50% faster than the rise time.

The conduction losses dissipated by the high-side MOSFET while it is conducting can be calculated using the following equation:

$$P_{\text{COND1}} = I_{\text{rms(FET)}}^2 \times R_{\text{DS(on)HS}}$$
$$= \left(\frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(I_{\text{OUT}}^2 + \frac{\Delta I_{\text{L}}^2}{12}\right) \times R_{\text{DS(on)HS}}$$
(32)

where

I<sub>OUT</sub> is the regulator output current,

 $\Delta I_L$  is the peak-to-peak inductor ripple current, and

R<sub>DS(on)HS</sub> is the on-resistance of the high-side MOSFET.

The conduction losses dissipated by the low-side MOSFET while it is conducting can be calculated using the following equation:

$$P_{\text{COND2}} = I_{\text{rms(FET)}}^2 \times R_{\text{DS(on)LS}}$$
$$= \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(I_{\text{OUT}}^2 + \frac{\Delta I_{\text{L}}^2}{12}\right) \times R_{\text{DS(on)LS}}$$
(33)

where

I<sub>OUT</sub> is the regulator output current,

 $\Delta I_L$  is the peak-to-peak inductor ripple current, and

R<sub>DS(on)LS</sub> is the on-resistance of the low-side MOSFET.

The  $R_{DS(on)}$  of the MOSFETs has some initial tolerance plus an increase from self-heating and elevated ambient temperatures. A conservative design should accommodate an  $R_{DS(on)}$  with at least a 15% initial tolerance plus 0.39%/°C increase due to temperature.



The power dissipated by the low-side MOSFET body diode during the non-overlap time can be calculated as follows:

$$P_{\rm NO} = V_{\rm SD} \times I_{\rm OUT} \times 2 \times t_{\rm NO} \times f_{\rm SW}$$
(34)

where

 $V_{\text{SD}}$  is the source-to-drain voltage of the low-side MOSFET (typically 0.60 V), and

 $t_{NO}$  is the non-overlap time (15 ns (typ)).

The power dissipated by the internal gate drivers can be calculated using the following equation:

$$P_{\text{DRIVERS}} = (Q_{\text{G1}} + Q_{\text{G2}}) \times V_{\text{GS}} \times f_{\text{SW}}$$
(35)

where

 $Q_{G1}$  and  $Q_{G2}$  are the internal gate charges to drive the high- and low-side MOSFETs to  $V_{GS}$  (approximately 3.3 nC and 1.4 nC at 5 V, respectively), and

f<sub>SW</sub> is the PWM switching frequency.

Finally, the total power dissipated by the A8650  $(P_{TOTAL})$  is the sum of the previous equations:

$$P_{\text{TOTAL}} = P_{\text{IN}} + P_{\text{SW1}} + P_{\text{COND1}} + P_{\text{COND2}} + P_{\text{NO}} + P_{\text{DRIVERS}}$$
(36)

The average junction temperature can be calculated with the following equation:

$$T_{\rm J} = P_{\rm TOTAL} \times R_{\rm \theta JA} + T_{\rm A} \tag{37}$$

where

 $P_{TOTAL}$  is the total power dissipated as described in equation 36,  $R_{\theta JA}$  is the junction-to-ambient thermal resistance (48°C/W on a 4-layer PCB), and

T<sub>A</sub> is the ambient temperature.

The maximum junction temperature will be dependent on how efficiently heat can be transferred from the PCB to ambient air. It is critical that the thermal pad on the bottom of the IC should be connected to a at least one ground plane using multiple vias.

As with any regulator, there are limits to the amount of heat that can be dissipated before risking thermal shutdown. There are trade-offs between: ambient operating temperature, input voltage, output voltage, output current, switching frequency, PCB thermal resistance, airflow, and other nearby heat sources. Even a small amount of airflow will reduce the junction temperature considerably.



### **PCB Component Placement and Routing**

A good PCB layout is critical if the A8650 is to provide clean, stable output voltages. Follow these guidelines to ensure a good PCB layout. Figure 17 shows a typical synchronous buck regulator schematic with the critical power paths/loops. Figure 18 shows an example PCB component placement and routing with the same critical power paths/loops as shown in the schematic.

1. Place the ceramic input capacitors as close as possible to the VIN pin and ground the capacitors at the PGND pin. The ceramic input capacitors and the A8650 must be on the same layer. Connect the input capacitors, the VIN pin, and the PGND pin with a wide trace. This critical loop is shown as trace 1 in figures 17 and 18.

2. Place the output inductor  $(L_O)$  as close as possible to the SW pin. The output inductor and the A8650 must be on the same layer. Connect the SW pin to the output inductor with a relatively wide trace or polygon. For EMI/EMC reasons, its best to minimize the area of this trace/polygon. This critical trace is shown as trace 2 in figure 17. Also, keep low-level analog signals (like FB and COMP) away from the SW metal.

3. Place the output capacitors relatively close to the output inductor and the A8650. Ideally, the output capacitors, output inductor and the A8650 should be on the same layer. Connect the output inductor and the output capacitors with a fairly wide trace. The output capacitors must use a ground plane to make a very low-inductance connection back to the PGND pin. These critical connections are shown as trace 3 in figures 17 and 18.

4. Place the feedback resistor divider ( $R_{FB1}$  and  $R_{FB2}$ ) very close to the FB pin. Orient  $R_{FB2}$  such that the ground side is as close as possible to the A8650.

5. Place the compensation components ( $R_Z$ ,  $C_Z$ , and  $C_P$ ) as close as possible to the COMP pin. Orient  $C_Z$  and  $C_P$  such that their ground connections are as close as possible to the A8650.

6. Place and ground the FSET resistor as close as possible to the FSET pin.

7. The output voltage sense trace (from VOUT to  $R_{FB1}$ ) should be connected as close as possible to the load to obtain the best load regulation.

8. The thermal pad under the IC should be connected to a ground plane (preferably on the top and bottom layers) with as many vias as possible. Allegro recommends vias with an approximately 0.25 to 0.30 mm hole and a 0.13 to 0.18 mm ring.

9. Place the soft start capacitor  $(C_{SS})$  as close as possible to the SS pin. Place a via to the GND plane as close as possible to this component.

10. When connecting the input and output ceramic capacitors to a power or ground plane, use multiple vias and place the vias as close as possible to the component pads. Do not use thermal reliefs (spokes) around the pads for the input and output ceramic capacitors.

11. EMI/EMC issues are always a concern. Allegro recommends having locations for an RC snubber from SW to ground. The snubber components can be placed on the back of the PCB and populated only if necessary. The resistor should be 0805 or 1206 size.





Figure 17. Typical synchronous buck converter with critical paths/loops shown; a single-point ground is recommended, which could be the exposed thermal pad, under the IC



Figure 18. Example PCB component placement and routing





Package LY, 10-Pin MSOP with Exposed Thermal Pad



# Low Input Voltage, Adjustable Frequency 2 A Synchronous Buck Regulator with EN/SYNC and Power OK



Package EJ, 10-Pin DFN with Exposed Thermal Pad





#### **REVISION HISTORY**

| Number | Date              | Description                                                         |
|--------|-------------------|---------------------------------------------------------------------|
| 6      | January 13, 2014  | Miscellaneous conforming edits                                      |
| 7      | October 27, 2014  | Revised equation 7                                                  |
| 8      | November 20, 2015 | Added EJ 10-Pin DFN Package                                         |
| 9      | April 22, 2020    | Minor editorial updates                                             |
| 10     | June 11, 2021     | Updated Package Outline Drawings (page 29-30)                       |
| 11     | November 2, 2023  | Corrected package drawing (page 30)                                 |
| 12     | March 12, 2024    | Part variant A8650KLYTR-T status changed to Last-Time Buy (page 2). |

Copyright 2024, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com

