













**TPS54140** 

SLVS889C - OCTOBER 2008-REVISED NOVEMBER 2014

# TPS54140 1.5-A, 42-V Step-Down DC-DC Converter With Eco-mode™

#### **Features**

- 3.5- to 42-V Input Voltage Range
- 200-mΩ High-Side MOSFET
- High Efficiency at Light Loads with a Pulse Skipping Eco-mode™
- 116-µA Operating Quiescent Current
- 1.3-µA Shutdown Current
- 100-kHz to 2.5-MHz Switching Frequency
- Synchronizes to External Clock
- Adjustable Slow Start and Sequencing
- UV and OV Power-Good Output
- Adjustable UVLO Voltage and Hysteresis
- 0.8-V Internal Voltage Reference
- MSOP10 Package With PowerPAD™
- Supported by WEBENCH® Software Tool (www.TI.com/WEBENCH)

# 2 Applications

- 12-V and 24-V Industrial and Commercial Low **Power Systems**
- Aftermarket Auto Accessories: Video, GPS, Entertainment

## 3 Description

The TPS54140 device is a 42-V, 1.5-A, step-down regulator with an integrated high-side MOSFET. Current mode control provides simple external compensation and flexible component selection. A low-ripple pulse-skip mode reduces the no load, regulated output-supply current to 116 µA. Using the enable pin, the shutdown supply current is reduced to 1.3  $\mu$ A.

Undervoltage lockout is internally set at 2.5 V, but can be increased using the enable pin. The outputvoltage startup ramp is controlled by the slow-start pin that can also be configured for sequencing and tracking. An open-drain power-good signal indicates the output is within 94% to 107% of the nominal voltage.

A wide switching frequency range allows efficiency and external component size to be optimized. Frequency foldback and thermal shutdown protects the device during an overload condition.

The TPS54140 device is available in a 10-pin thermally enhanced MSOP PowerPAD package.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |
|-------------|-----------|-------------------|--|
| TPS54140    | MSOP (10) | 3.00 mm × 3.00 mm |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

# Simplified Schematic



#### **Efficiency vs Load Current** 90 85 80 75 Efficiency -70 65 $V_1 = 12 V_1$ 60 $V_0 = 3.3 V$ f<sub>sw</sub> = 1200 kHz 55 50 0.25 1.50 Load Current - A



| 1 | Гэ | h | ما | Λf  | $C_{\Delta}$ | nte | nte  |
|---|----|---|----|-----|--------------|-----|------|
| ı | ıa | v | ıe | OI. | CU           | HE  | 1112 |

| 1 | Features 1                           | 8.3 Feature Description                             | 12              |
|---|--------------------------------------|-----------------------------------------------------|-----------------|
| 2 | Applications 1                       | 8.4 Device Functional Modes                         | <mark>27</mark> |
| 3 | Description 1                        | 9 Application and Implementation                    | 29              |
| 4 | Simplified Schematic1                | 9.1 Application Information                         | 29              |
| 5 | Revision History2                    | 9.2 Typical Application                             | 29              |
| 6 | Pin Configuration and Functions      | 10 Power Supply Recommendations                     | 40              |
| 7 | Specifications4                      | 11 Layout                                           | 40              |
| ' | 7.1 Absolute Maximum Ratings         | 11.1 Layout Guidelines                              | 40              |
|   | 7.2 Handling Ratings                 | 11.2 Layout Example                                 | 41              |
|   | 7.3 Recommended Operating Conditions | 12 Device and Documentation Support                 | 41              |
|   | 7.4 Thermal Information              | 12.1 Device Support                                 | 41              |
|   | 7.5 Electrical Characteristics       | 12.2 Documentation Support                          | 41              |
|   | 7.6 Typical Characteristics 6        | 12.3 Trademarks                                     |                 |
| 8 | Detailed Description11               | 12.4 Electrostatic Discharge Caution                | 42              |
| U | 8.1 Overview                         | 12.5 Glossary                                       | 42              |
|   | 8.2 Functional Block Diagram         | 13 Mechanical, Packaging, and Orderable Information | 42              |

# 5 Revision History

| CI | nanges from Revision B (September 2013) to Revision C                                                                                                                                                                                                           | raye   |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| •  | Added the Handling Ratings table and the following sections: Feature Description, Device Functional Modes, Application and Implementation, Power Supply Recommendations, Device and Documentation Support, and Mechanical, Packaging, and Orderable Information | 1      |
| CI | hanges from Revision A (August 2012) to Revision B                                                                                                                                                                                                              | Page   |
| •  | Deleted SWIFT from the data sheet Title and Features                                                                                                                                                                                                            | 1      |
| Cł | hanges from Original (October 2008) to Revision A                                                                                                                                                                                                               | Page   |
| •  | Changed Features Item From: 300kHz to 2.5MHz Switching Frequency To: 100kHz to 2.5MHz Switching Frequence                                                                                                                                                       | y 1    |
| •  | Changed Description text From: "within 93% to 107% of its nom voltage." To: "within 94% to 107% of its nom volta                                                                                                                                                | ge." 1 |
| •  | Changed Enable threshold +50 mV TYP value From: ±3.8 To: –3.8                                                                                                                                                                                                   | 5      |
| •  | Changed Enable threshold ±50 mV TYP value From: ±0.9 To: -0.98                                                                                                                                                                                                  | 5      |
| •  | Changed Hysteresis current TYP value From: ±2.9 To: –2.9                                                                                                                                                                                                        | 5      |
| •  | Changed Error amplifier transconductance (g <sub>M</sub> ) Test Condition From: $\pm 2~\mu A < I_{COMP} < 2~\mu A,~V_{COMP} = 1~V$ To: $-2~\mu A < I_{COMP} < 2~\mu A,~V_{COMP} = 1~V$                                                                          |        |
| •  | Changed Error amplifier transconductance (g <sub>M</sub> ) during slow start From: $\pm 2~\mu A < I_{COMP} < 2~\mu A,~V_{COMP} = 1~V$ To: $-2~\mu A < I_{COMP} < 2~\mu A,~V_{COMP} = 1~V$                                                                       | 5      |
| •  | Changed text in the Error Amplifier section From: "the gm is 25 μA/V" To: "the gm is 26 μA/V"                                                                                                                                                                   | 14     |
| •  | Changed text in the Slow Start and Tracking Pin (SS/TR) section From: "VIN UVLO is exceeded, EN pin pulled below 1.25V" To: "VIN pin is below the VIN UVLO, EN pin pulled below 1.25V"                                                                          | 15     |
| •  | Changed Start Input Voltage (rising VIN) voltage From: 7.25 V To: 7.7 V                                                                                                                                                                                         | 29     |
| •  | Changed Start Input Voltage (falling VIN) voltage From: 6.25 V To: 6.7 V                                                                                                                                                                                        | 29     |
| •  | Changed Equation 29                                                                                                                                                                                                                                             | 30     |
| •  | Changed 7.25V to 7.7V and 6.25V to 6.7V in the Under Voltage Lock Out Set Point section.                                                                                                                                                                        |        |
| _  | Changed Equation 47                                                                                                                                                                                                                                             | 26     |

Submit Documentation Feedback

Copyright © 2008–2014, Texas Instruments Incorporated



# 6 Pin Configuration and Functions

#### DGQ Package 10-Pin MSOP With PowerPAD™ Top View



#### **Pin Functions**

|     | PIN         |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|-------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | 1           | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| NO. | NAME        |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1   | воот        | 0   | A bootstrap capacitor is required between the BOOT and PH pins. If the voltage on this capacitor is below the minimum required by the device, the output is forced to switch off until the capacitor is refreshed.                                                                                                                                                                                                                                                                                                                |
| 2   | VIN         | 1   | This pin is the 3.5- to 42-V input supply voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3   | EN          | I   | This pin is the enable pin and internal pullup current source. To disable, pull below 1.2 V. Float this pin to enable. Adjust the input undervoltage lockout with two resistors.                                                                                                                                                                                                                                                                                                                                                  |
| 4   | SS/TR       | 1   | This pin is the slow-start and tracking pin. An external capacitor connected to this pin sets the output rise time. Because the voltage on this pin overrides the internal reference, it can be used for tracking and sequencing.                                                                                                                                                                                                                                                                                                 |
| 5   | RT/CLK      | I   | This pin is the resistor timing and external clock pin. An internal amplifier holds this pin at a fixed voltage when using an external resistor to ground to set the switching frequency. If the pin is pulled above the PLL upper threshold, a mode change occurs and the pin becomes a synchronization input. The internal amplifier is disabled and the pin is a high impedance clock input to the internal PLL. If clocking edges stop, the internal amplifier is re-enabled and the mode returns to a resistor set function. |
| 6   | PWRGD       | 0   | This pin is an open drain output. This pin is asserted low if the output voltage is low because of thermal shutdown, dropout, overvoltage, or EN shut down.                                                                                                                                                                                                                                                                                                                                                                       |
| 7   | VSENSE      | 1   | This pin is the inverting node of the transconductance (gm) error amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 8   | COMP        | 0   | This pin is the error amplifier output and input to the output-switch current comparator. Connect frequency compensation components to this pin.                                                                                                                                                                                                                                                                                                                                                                                  |
| 9   | GND         | _   | Ground pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 10  | PH          | 0   | This pin is the source of the internal high-side power MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 11  | Thermal Pad | _   | The GND pin must be electrically connected to the exposed pad on the printed circuit board for proper operation.                                                                                                                                                                                                                                                                                                                                                                                                                  |



# 7 Specifications

# 7.1 Absolute Maximum Ratings<sup>(1)</sup>

Over operating temperature range (unless otherwise noted).

|                           | 3. (                | MIN   | MAX      | UNIT |  |
|---------------------------|---------------------|-------|----------|------|--|
|                           | VIN                 | -0.3  | 47       |      |  |
|                           | EN                  | -0.3  | 5        |      |  |
|                           | BOOT                |       | 55       |      |  |
| Innut voltage             | VSENSE              | -0.3  | 3        | V    |  |
| Input voltage             | COMP                | -0.3  | 3        | V    |  |
|                           | PWRGD               | -0.3  | 6        |      |  |
|                           | SS/TR               | -0.3  | 3        |      |  |
|                           | RT/CLK              | -0.3  | 3.6      |      |  |
|                           | PH-BOOT             |       | 8        |      |  |
| Output voltage            | PH                  | -0.6  | 47       | V    |  |
|                           | PH, 10-ns Transient | -2    | 47       |      |  |
| Voltage Difference        | PAD to GND          |       | ±200     | mV   |  |
|                           | EN                  |       | 100      | μA   |  |
|                           | BOOT                |       | 100      | mA   |  |
| Source current            | VSENSE              |       | 10       | μA   |  |
|                           | PH                  | Curre | nt Limit | А    |  |
|                           | RT/CLK              |       | 100      | μA   |  |
|                           | VIN                 | Curre | nt Limit | А    |  |
| Cial, accumant            | COMP                |       | 100      | μA   |  |
| Sink current              | PWRGD               |       | 10       | mA   |  |
|                           | SS/TR               |       | 200      | μA   |  |
| Operating junction temper | rature              | -40   | 150      | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 Handling Ratings

|                          |                                                                  |                                                                               | MIN  | MAX | UNIT |
|--------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------|------|-----|------|
| T <sub>stg</sub>         | Storage temperature range                                        |                                                                               | -65  | 150 | °C   |
| V Electronici d'este con | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | -1                                                                            | 1    | kV  |      |
| V <sub>(ESD)</sub>       | Electrostatic discharge                                          | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | -500 | 500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|                                               | MIN | NOM MAX | UNIT |
|-----------------------------------------------|-----|---------|------|
| Operating input voltage on the VIN pin        | 3.5 | 42      | ٧    |
| Output voltage                                | 0.8 | 39      | ٧    |
| Output current                                | 0   | 1.5     | Α    |
| T <sub>J</sub> Operating junction temperature | -40 | 150     | °C   |

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | DGQ<br>10 PINS | UNIT |
|-----------------------|----------------------------------------------|----------------|------|
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 67.4           |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 46.7           |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 38.4           | 9000 |
| ΨЈТ                   | Junction-to-top characterization parameter   | 1.9            | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 38.4           |      |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | 46.7           |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

# 7.5 Electrical Characteristics

 $T_J = -40$ °C to 150°C, VIN = 3.5 to 42V (unless otherwise noted)

|                 | PARAMETER                                                            | TEST CONDITIONS                                                          | MIN   | TYP    | MAX   | UNIT  |
|-----------------|----------------------------------------------------------------------|--------------------------------------------------------------------------|-------|--------|-------|-------|
| SUPPL           | Y VOLTAGE (VIN PIN)                                                  |                                                                          |       |        |       |       |
|                 | Operating input voltage                                              |                                                                          | 3.5   |        | 42    | V     |
|                 | Internal undervoltage lockout threshold                              | No voltage hysteresis, rising and falling                                |       | 2.5    |       | ٧     |
|                 | Shutdown supply current                                              | EN = 0 V, 25°C, 3.5 V ≤ VIN ≤ 42 V                                       |       | 1.3    | 4     |       |
|                 | Operating : nonswitching supply current                              | VSENSE = 0.83 V, VIN = 12 V, 25°C                                        |       | 116    | 136   | μA    |
| ENABL           | E AND UVLO (EN PIN)                                                  |                                                                          |       |        |       |       |
|                 | Enable threshold voltage                                             | No voltage hysteresis, rising and falling, 25°C                          | 0.9   | 1.25   | 1.55  | V     |
|                 |                                                                      | Enable threshold 50 mV                                                   |       | -3.8   |       |       |
|                 | Input current                                                        | Enable threshold ±50 mV                                                  |       | -0.9   |       | μA    |
|                 | Hysteresis current                                                   |                                                                          |       | -2.9   |       | μA    |
| VOLTA           | GE REFERENCE                                                         |                                                                          | 1     |        |       |       |
|                 | Malla na nafanana                                                    | T <sub>J</sub> = 25°C                                                    | 0.792 | 0.8    | 0.808 |       |
|                 | Voltage reference                                                    |                                                                          | 0.784 | 0.8    | 0.816 | V     |
| HIGH-S          | SIDE MOSFET                                                          | l.                                                                       |       |        |       |       |
|                 |                                                                      | VIN = 3.5 V, BOOT-PH = 3 V                                               |       | 300    |       |       |
|                 | On-resistance                                                        | VIN = 12 V, BOOT-PH = 6 V                                                |       | 200    | 410   | mΩ    |
| ERROF           | RAMPLIFIER                                                           | 1                                                                        |       |        |       |       |
|                 | Input current                                                        |                                                                          |       | 50     |       | nA    |
|                 | Error amplifier transconductance (g <sub>M</sub> )                   | $-2 \mu A < I_{COMP} < 2 \mu A, V_{COMP} = 1 V$                          |       | 97     |       | μMhos |
|                 | Error amplifier transconductance (g <sub>M</sub> ) during slow start | $-2 \mu A < I_{COMP} < 2 \mu A, V_{COMP} = 1 V,$<br>$V_{VSENSE} = 0.4 V$ |       | 26     |       | μMhos |
|                 | Error amplifier dc gain                                              | V <sub>VSENSE</sub> = 0.8 V                                              |       | 10 000 |       | V/V   |
|                 | Error amplifier bandwidth                                            |                                                                          |       | 2700   |       | kHz   |
|                 | Error amplifier source/sink                                          | V <sub>(COMP)</sub> = 1 V, 100 mV overdrive                              |       | ±7     |       | μA    |
|                 | COMP to switch current transconductance                              |                                                                          |       | 6      |       | A/V   |
| CURRE           | ENT LIMIT                                                            |                                                                          |       |        |       |       |
|                 | Current limit threshold                                              | VIN = 12 V, T <sub>J</sub> = 25°C                                        | 1.8   | 2.7    |       | Α     |
| THERM           | IAL SHUTDOWN                                                         |                                                                          | *     |        |       |       |
|                 | Thermal shutdown                                                     |                                                                          |       | 182    |       | °C    |
| TIMING          | RESISTOR AND EXTERNAL CLOCK (RT                                      | /CLK PIN)                                                                |       |        |       |       |
|                 | Switching Frequency Range using RT mode                              |                                                                          | 100   |        | 2500  | kHz   |
| f <sub>SW</sub> | Switching frequency                                                  | $R_T = 200 \text{ k}\Omega$                                              | 450   | 581    | 720   | kHz   |
|                 | Switching Frequency Range using CLK mode                             |                                                                          | 300   |        | 2200  | kHz   |



# **Electrical Characteristics (continued)**

 $T_J = -40$ °C to 150°C, VIN = 3.5 to 42V (unless otherwise noted)

|                     | PARAMETER                                   | TEST CONDITIONS                                | MIN | TYP  | MAX | UNIT |
|---------------------|---------------------------------------------|------------------------------------------------|-----|------|-----|------|
|                     | Minimum CLK pulse width                     |                                                |     | 40   |     | ns   |
|                     | RT/CLK high threshold                       |                                                |     | 1.9  | 2.2 | V    |
|                     | RT/CLK low threshold                        |                                                | 0.5 | 0.7  |     | V    |
|                     | RT/CLK falling edge to PH rising edge delay | Measured at 500 kHz with RT resistor in series |     | 60   |     | ns   |
|                     | PLL lock in time                            | Measured at 500 kHz                            |     | 100  |     | μs   |
| SLOW S              | TART AND TRACKING (SS/TR)                   |                                                |     |      |     |      |
|                     | Charge current                              | V <sub>SS/TR</sub> = 0.4 V                     |     | 2    |     | μΑ   |
|                     | SS/TR-to-VSENSE matching                    | V <sub>SS/TR</sub> = 0.4 V                     |     | 45   |     | mV   |
|                     | SS/TR-to-reference crossover                | 98% nominal                                    |     | 1.0  |     | V    |
|                     | SS/TR discharge current (overload)          | VSENSE = 0 V, V(SS/TR) = 0.4 V                 |     | 112  |     | μA   |
|                     | SS/TR discharge voltage                     | VSENSE = 0 V                                   |     | 54   |     | mV   |
| POWER               | GOOD (PWRGD PIN)                            |                                                |     |      |     |      |
|                     |                                             | VSENSE falling                                 |     | 92%  |     |      |
| M                   | VCENCE threehold                            | VSENSE rising                                  |     | 94%  |     |      |
| V <sub>VSENSE</sub> | VSENSE threshold                            | VSENSE rising                                  |     | 109% |     |      |
|                     |                                             | VSENSE falling                                 |     | 107% |     |      |
|                     | Hysteresis                                  | VSENSE falling                                 |     | 2%   |     |      |
|                     | Output high leakage                         | VSENSE = VREF, V(PWRGD) = 5.5 V, 25°C          |     | 10   |     | nA   |
|                     | On resistance                               | I(PWRGD) = 3 mA, VSENSE < 0.79 V               |     | 50   |     | Ω    |
|                     | Minimum VIN for defined output              | V(PWRGD) < 0.5 V, II(PWRGD) = 100 μA           |     | 0.95 | 1.5 | V    |

# 7.6 Typical Characteristics





Submit Documentation Feedback

Copyright © 2008–2014, Texas Instruments Incorporated



# **Typical Characteristics (continued)**



Copyright © 2008-2014, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2008–2014, Texas Instruments Incorporated



# **Typical Characteristics (continued)**



Copyright © 2008–2014, Texas Instruments Incorporated

Submit Documentation Feedback



# **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2008–2014, Texas Instruments Incorporated



## 8 Detailed Description

#### 8.1 Overview

The TPS54140 device is a 42-V, 1.5-A, step-down (buck) regulator with an integrated high-side n-channel MOSFET. To improve performance during line and load transients, the device implements a constant-frequency, current mode control which reduces output capacitance and simplifies external frequency compensation design. The wide switching frequency of 100 kHz to 2500 kHz allows for efficiency and size optimization when selecting the output filter components. The switching frequency is adjusted using a resistor to ground on the RT/CLK pin. The device has an internal phase-lock loop (PLL) on the RT/CLK pin that is used to synchronize the power-switch turn on to a falling edge of an external system clock.

The TPS54140 device has a default startup voltage of approximately 2.5 V. The EN pin has an internal pullup current-source that can be used to adjust the input-voltage undervoltage-lockout (UVLO) threshold with two external resistors. In addition, the pullup current provides a default condition. The device operates when the EN pin is floating. The operating current is 116  $\mu$ A when not switching and under no load. When the device is disabled, the supply current is 1.3  $\mu$ A.

The integrated  $200\text{-m}\Omega$  high-side MOSFET allows for high-efficiency power-supply designs capable of delivering 1.5 A of continuous current to a load. The TPS54140 device reduces the external component count by integrating the boot-recharge diode. The bias voltage for the integrated high-side MOSFET is supplied by a capacitor on the BOOT to PH pin. The boot-capacitor voltage is monitored by an UVLO circuit and turns the high-side MOSFET off when the boot voltage falls below a preset threshold. The TPS54140 device can operate at high duty cycles because of the boot UVLO. The output voltage can be stepped down to as low as the 0.8-V reference.

The TPS54140 device has a power good comparator (PWRGD) which asserts when the regulated output voltage is less than 92% or greater than 109% of the nominal output voltage. The PWRGD pin is an open drain output which deasserts when the VSENSE pin voltage is between 94% and 107% of the nominal output voltage allowing the pin to transition high when a pullup resistor is used.

The TPS54140 device minimizes excessive-output overvoltage (OV) transients by taking advantage of the OV power-good comparator. When the OV comparator is activated, the high-side MOSFET is turned off and masked from turning on until the output voltage is lower than 107%.

The SS/TR (slow start/tracking) pin is used to minimize inrush currents or provide power-supply sequencing during power up. A small value capacitor should be coupled to the pin to adjust the slow-start time. A resistor divider can be coupled to the pin for critical power-supply sequencing requirements. The SS/TR pin is discharged before the output powers up. This discharging ensures a repeatable restart after an over-temperature fault, UVLO fault, or a disabled condition.

The TPS54140 device also discharges the slow-start capacitor during overload conditions with an overload recovery circuit. The overload recovery circuit slow starts the output from the fault voltage to the nominal regulation voltage when a fault condition is removed. A frequency -foldback circuit reduces the switching frequency during startup and overcurrent fault conditions to help control the inductor current.



#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Fixed Frequency PWM Control

The TPS54140 device uses an adjustable fixed-frequency, peak-current mode control. The output voltage is compared through external resistors on the VSENSE pin to an internal voltage reference by an error amplifier which drives the COMP pin. An internal oscillator initiates the turn on of the high-side MOSFET power switch. The error amplifier output is compared to the high-side MOSFET power-switch current. When the power-switch current reaches the COMP voltage level the power switch is turned off. The COMP pin voltage increases and decreases as the output current increases and decreases. The device implements a current limit by clamping the COMP pin voltage to a maximum level. The Eco-mode is implemented with a minimum clamp on the COMP pin.

#### 8.3.2 Slope Compensation Output Current

The TPS54140 device adds a compensating ramp to the switch-current signal. This slope compensation prevents sub-harmonic oscillations. The available peak inductor current remains constant over the full duty-cycle range.



#### 8.3.3 Bootstrap Voltage (BOOT)

The TPS54140 device has an integrated boot regulator and requires a small ceramic capacitor between the BOOT and PH pins to provide the gate-drive voltage for the high-side MOSFET. The value of the ceramic capacitor should be 0.1 µF. A ceramic capacitor with an X7R- or X5R-grade dielectric is recommended because of the stable characteristics over temperature and voltage. To improve drop out, the TPS54140 device is designed to operate at 100% duty cycle as long as the BOO-to-PH pin voltage is greater than 2.1 V. When the voltage from the BOOT to PH pins drops below 2.1 V, the high-side MOSFET is turned off using an UVLO circuit allowing for the low-side diode to conduct which allows refreshing of the BOOT capacitor. Because the supply current sourced from the BOOT capacitor is low, the high-side MOSFET can remain on for more switching cycles than it refreshes, thus, the effective duty-cycle limitation that is attributed to the boot regulator system is high.

#### 8.3.4 Low Dropout Operation

The duty cycle during dropout of the regulator is mainly determined by the voltage drops across the power MOSFET, inductor, low-side diode, and printed circuit-board resistance. During operating conditions in which the input voltage drops, the high-side MOSFET can remain on for 100% of the duty cycle to maintain output regulation or until the BOOT-to-PH voltage falls below 2.1 V.

When the high-side MOSFET is off, the low-side diode conducts and the BOOT capacitor recharges. During this boot-capacitor recharge time, the inductor current ramps down until the high-side MOSFET turns on. The recharge time is longer than the typical high-side MOSFET off time of previous switching cycles, and thus, the inductor current ripple is larger. The larger ripple current results in more ripple voltage on the output. The recharge time is a function of the input voltage, boot capacitor value, and the impedance of the internal boot-recharge diode.

Attention must be given to maximum duty-cycle applications that experience extended time periods without a load current. The high-side MOSFET turns off when the voltage across the BOOT capacitors falls below the 2.1-V threshold in applications that have a difference in the input voltage and output voltage that is less than 3 V. However, the inductor does not have enough current to pull the PH pin down to recharge the boot capacitor. The regulator does not switch because the boot capacitor is less than 2.1 V and the output capacitor decays until the difference in the input voltage and output voltage is 2.1 V. At this time the boot undervoltage lockout is exceeded and the device switches until the desired output voltage is reached.

Figure 25 and Figure 26 show the start and stop voltages for 3.3-V and 5-V applications. The voltages are plotted versus the load current. The start voltage is defined as the input voltage required to regulate the output voltage with 1%. The stop voltage is defined as the input voltage at which the output drops by 5% or stops switching.





Submit Documentation Feedback



#### 8.3.5 Error Amplifier

The TPS54140 device has a transconductance amplifier for the error amplifier. The error amplifier compares the VSENSE voltage to the lower voltage of either the SS/TR pin voltage or the internal 0.8-V voltage reference. The transconductance (gm) of the error amplifier is 97  $\mu$ A/V during normal operation. During the slow-start operation, the transconductance is a fraction of the normal operating gm. When the voltage of the VSENSE pin is below 0.8 V and the device is regulating using the SS/TR voltage, the gm is 26  $\mu$ A/V.

The frequency compensation components (capacitor, series resistor, and capacitor) are added to the COMP pin to ground.

#### 8.3.6 Voltage Reference

The voltage reference system produces a precise ±2% voltage reference over temperature by scaling the output of a temperature-stable bandgap circuit.

#### 8.3.7 Adjusting the Output Voltage

The output voltage is set with a resistor divider from the output node to the VSENSE pin. Using divider resistors with a tolerance of 1% or better is recommended. Begin with a value of 10 k $\Omega$  for the R2 resistor and use Equation 1 to calculate the value of R1. To improve efficiency at very light loads, consider using larger value resistors. If the values are too high the regulator will be more susceptible to noise and voltage errors from the VSENSE input current will be noticeable

$$R1 = R2 \times \left(\frac{\left(V_{OUT} - 0.8 V\right)}{0.8 V}\right)$$
(1)

## 8.3.8 Enable and Adjusting Undervoltage Lockout

The TPS54140 device is disabled when the VIN pin voltage falls below 2.5 V. If an application requires a higher undervoltage lockout (UVLO), use the EN pin as shown in Figure 27 to adjust the input voltage UVLO by using the two external resistors. Using the UVLO to adjust registers is not required but is highly recommended for operation to provide consistent power-up behavior. The EN pin has an internal pullup-current source, I1, of 0.9  $\mu$ A that provides the default condition of the TPS54140 device while operating when the EN pin is floating. When the EN pin voltage exceeds 1.25 V, an additional 2.9  $\mu$ A of hysteresis, lhys, is added. This additional current facilitates input voltage hysteresis. Use Equation 2 to calculate R1 which sets the external hysteresis for the input voltage. Use Equation 3 to calculate R2 which sets the input start voltage.



Figure 27. Adjustable Undervoltage Lockout (UVLO)

$$R1 = \frac{V_{START} - V_{STOP}}{I_{HYS}}$$

$$R2 = \frac{V_{ENA}}{\frac{V_{START} - V_{ENA}}{R1} + I_{1}}$$
(2)

Submit Documentation Feedback



Figure 28 shows another technique for adding input voltage hysteresis. This method can be used if the resistance values are high from the previous method and a wider voltage hysteresis is needed. The resistor, R3, sources additional hysteresis current into the EN pin.



Figure 28. Adding Additional Hysteresis

$$R1 = \frac{V_{START} - V_{STOP}}{I_{HYS} + \frac{V_{OUT}}{R3}}$$

$$R2 = \frac{V_{ENA}}{\frac{V_{START} - V_{ENA}}{R1} + I_1 - \frac{V_{ENA}}{R3}}$$
(5)

#### 8.3.9 Slow Start and Tracking Pin (SS/TR)

The TPS54140 device effectively uses the lower voltage of the internal voltage reference or the SS/TR pin voltage as the reference voltage of the power supply and regulates the output accordingly. A capacitor on the SS/TR pin to ground implements a slow-start time. The TPS54140 device has an internal pullup-current source of 2  $\mu$ A that charges the external slow-start capacitor. Use Equation 6 to calculate the value of the slow-start capacitor, C<sub>SS</sub>, which sets the slow-start time, t<sub>SS</sub> (10% to 90%). The slow-start capacitor should remain lower than 0.47 $\mu$ F and greater than 0.47nF.

$$C_{SS}\left(nF\right) = \frac{t_{SS}\left(ms\right) \times I_{SS}\left(\mu A\right)}{V_{REF}\left(V\right) \times 0.8}$$

where

The voltage reference (V<sub>REF</sub>) is 0.8 V

The slow start current (
$$I_{SS}$$
) is 2  $\mu$ A (6)

At power up, the TPS54140 device does not begin switching until the slow-start pin is discharged to less than 40 mV to ensure a proper power up (see Figure 29).

Also, during normal operation, the TPS54140 device stops switching and the SS/TR must be discharged to 40 mV when the voltage at the VIN pin is below the VIN UVLO, EN pin pulled below 1.25 V, or a thermal shutdown event occurs.

The VSENSE voltage follows the SS/TR pin voltage with a 45-mV offset up to 85% of the internal voltage reference. When the SS/TR voltage is greater than 85% on the internal reference voltage the offset increases as the effective system reference transitions from the SS/TR voltage to the internal voltage reference (see Figure 23). The SS/TR voltage ramps linearly until clamped at 1.7 V.



Figure 29. Operation of SS/TR Pin When Starting

#### 8.3.10 Overload-Recovery Circuit

The TPS54140 device has an overload-recovery (OLR) circuit. The OLR circuit slow starts the output from the overload voltage to the nominal regulation voltage when the fault condition is removed. The OLR circuit discharges the SS/TR pin to a voltage slightly greater than the VSENSE pin voltage using an internal pulldown of 100 µA when the error amplifier is changed to a high voltage from a fault condition. When the fault condition is removed, the output slow starts from the fault voltage to nominal output voltage.

#### 8.3.11 Sequencing

Many of the common power-supply sequencing methods can be implemented using the SS/TR, EN, and PWRGD pins. The sequential method can be implemented using an open-drain output of the power-on reset pin of another device. Figure 30 shows the sequential method using two TPS54140 devices. The power good is coupled to the EN pin on the TPS54140 device which enables the second power supply when the primary supply reaches regulation. If needed, a 1-nF ceramic capacitor on the EN pin of the second power supply provides a 1ms startup delay. Figure 31 shows the results of Figure 30.

Product Folder Links: TPS54140

16







Figure 30. Schematic for Sequential Startup Sequence

Figure 31. Sequential Startup using EN and PWRGD





Figure 32. Schematic for Ratiometric Startup Sequence

Figure 33. Ratio-Metric Startup using Coupled SS/TR pins

Figure 32 shows a method for ratiometric start up sequence by connecting the SS/TR pins together. The regulator outputs will ramp up and reach regulation at the same time. When calculating the slow-start time the pullup current source must be doubled in Equation 6. Figure 33 shows the results of Figure 32.





Figure 34. Schematic for Ratiometric and Simultaneous Startup Sequence

Ratiometric and simultaneous power supply sequencing can be implemented by connecting the resistor network of R1 and R2 shown in Figure 34 to the output of the power supply that needs to be tracked or another voltage reference source. Using Equation 7 and Equation 8, the tracking resistors can be calculated to initiate  $V_{OUT2}$  slightly before, after, or at the same time as  $V_{OUT1}$ . Equation 9 is the voltage difference between  $V_{OUT1}$  and  $V_{OUT2}$  at the 95% of nominal output regulation.

The  $\Delta V$  variable is 0 V for simultaneous sequencing. To minimize the effect of the inherent SS/TR to VSENSE offset ( $V_{SS(offset)}$ ) in the slow-start circuit and the offset created by the pullup current source ( $I_{SS}$ ) and tracking resistors.  $V_{SS(offset)}$  and  $I_{SS}$  are included as variables in the equations.

To design a ratiometric startup in which the  $V_{OUT2}$  voltage is slightly greater than the  $V_{OUT1}$  voltage when  $V_{OUT2}$  reaches regulation, use a negative number in Equation 7 through Equation 9 for  $\Delta V$ . Equation 9 results in a positive number for applications which the  $V_{OUT2}$  is slightly lower than  $V_{OUT1}$  when  $V_{OUT2}$  regulation is achieved.

Because the SS/TR pin must be pulled below 40 mV before starting after an EN, UVLO, or thermal shutdown fault, careful selection of the tracking resistors is needed to ensure the device restarts after a fault. To ensure the device can recover from a fault, the calculated value of R1 from Equation 7 must be greater than the value calculated in Equation 10.

As the SS/TR voltage becomes more than 85% of the nominal reference voltage,  $V_{SS(offset)}$  becomes larger as the slow-start circuits gradually handoff the regulation reference to the internal voltage reference. The SS/TR pin voltage must be greater than 1.3 V for a complete handoff to the internal voltage reference as shown in Figure 23.

$$R1 = \frac{V_{OUT2} + \Delta V}{V_{REF}} + \frac{V_{SS(offset)}}{I_{SS}}$$
(7)

$$R2 = \frac{V_{REF} \times R1}{V_{OUT2} + \Delta V - V_{REF}}$$
(8)

$$\Delta V = V_{OUT1} - V_{OUT2} \tag{9}$$

Submit Documentation Feedback



$$R1 > 2800 \times V_{OUT1} - 180 \times \Delta V \tag{10}$$



Copyright © 2008–2014, Texas Instruments Incorporated

Submit Documentation Feedback



### 8.3.12 Constant Switching Frequency and Timing Resistor (RT/CLK Pin)

The switching frequency of the TPS54140 device is adjustable over a wide range from approximately 100 kHz to 2500 kHz by placing a resistor on the RT/CLK pin. The RT/CLK pin voltage is typically 0.5 V and must have a resistor to ground to set the switching frequency. To determine the timing resistance for a given switching frequency, use Equation 11 or the curves in Figure 38 or Figure 39. To reduce the solution size, a user typically sets the switching frequency as high as possible, but tradeoffs of the supply efficiency, maximum input voltage and minimum controllable on time should be considered.

The minimum controllable on time is 130 ns (typical) and limits the maximum operating input voltage.

The maximum switching frequency is also limited by the frequency shift circuit. The following sections describe the maximum switching frequency in detail.

$$R_{RT}(k\Omega) = \frac{206033}{f_{SW}(kHz)^{1.0888}}$$
 (11)



#### 8.3.13 Overcurrent Protection and Frequency Shift

The TPS54140 device implements current mode control which uses the COMP pin voltage to turn off the high-side MOSFET on a cycle-by-cycle basis. During each cycle the switch current and COMP pin voltage are compared. When the peak inductor current intersects the COMP pin voltage, the high-side switch is turned off. During overcurrent conditions that pull the output voltage low, the error amplifier responds by driving the COMP pin high, causing the switch current to increase. The COMP pin has a maximum clamp internally, which limits the output current.

To increase the maximum operating switching frequency at high input voltages the TPS54140 device implements a frequency shift. The switching frequency is divided by 8, 4, 2, and 0 as the voltage ramps from 0 to 0.8 V on VSENSE pin.

The device implements a digital frequency shift to enable synchronizing to an external clock during normal startup and fault conditions. Because the device can only divide the switching frequency by 8 at the most, a maximum input voltage limit exists in which the device can operate and still have frequency shift protection.

During short-circuit events (particularly with high input-voltage applications), the control loop has a finite, minimum controllable on time and the output has a very low voltage. During the switch on time, the inductor current ramps to the peak current limit because of the high input voltage and minimum on time. During the switch off time, the inductor would normally not have enough off time and output voltage for the inductor to ramp down by the ramp up amount. The frequency shift effectively increases the off time allowing the current to ramp down.



#### 8.3.14 Selecting the Switching Frequency

The switching frequency that is selected should be the lower value of the Equation 12 and Equation 13. Use Equation 12 to calculate the maximum switching frequency limitation set by the minimum controllable on time. Setting the switching frequency above this value causes the regulator to skip switching pulses.

Use Equation 13 to calculate the maximum switching-frequency limit set by the frequency shift protection. For adequate output short-circuit protection at high input voltages, the switching frequency should be set to a value less than the f<sub>sw(maxshift)</sub> frequency. In Equation 13, to calculate the maximum switching frequency, consider that the output voltage decreases from the nominal voltage to 0 V and that the f<sub>div</sub> integer increases from 1 to 8 corresponding to the frequency shift.

In Figure 40, the solid line indicates a typical, safe operating area in regard to frequency shift. The following assumptions can be made: the output voltage is 0 V, the resistance of the inductor is 0.1  $\Omega$ , the FET onresistance is 0.2  $\Omega$ , and the diode voltage drop is 0.5 V. The dashed line indicates the maximum switching frequency to avoid pulse skipping. Enter these equations in a spreadsheet or software to determine the switching frequency. Texas Instrument's WEBENCH software tool can also be used to determine the switching frequency.

$$f_{SW(maxskip)} = \frac{1}{t_{on(min)}} \times \left( \frac{I_L \times R_{dc} + V_{OUT} + V_d}{V_{IN} - I_L \times R_{DS(on)} + V_d} \right)$$

#### where

- t<sub>on(min)</sub> is the minimum controllable on time
- I<sub>1</sub> is the inductor current
- R<sub>dc</sub> is the inductor resistance
- V<sub>OUT</sub> is the output voltage
- V<sub>d</sub> is the diode voltage drop
- R<sub>DS(on)</sub> is the switch on resistance

(12) $f_{SW(shift)} = \frac{f_{SW(DIV)}}{t_{on(min)}} \times \left( \frac{I_{L} \times R_{dc} + V_{OUT(SC)} + V_{d}}{V_{IN} - I_{L} \times R_{DS(on)} + V_{d}} \right)$ 

#### where

- $f_{\text{DIV}}$  is the frequency divide (equal to 1, 2, 4, or 8)
- V<sub>OUT(sc)</sub> is the output voltage during a short

(13)V<sub>O</sub> = 3.3 V



Figure 40. Maximum Switching Frequency vs. Input Voltage

Copyright © 2008-2014, Texas Instruments Incorporated Product Folder Links: TPS54140



#### 8.3.15 How to Interface to RT/CLK Pin

The RT/CLK pin can be used to synchronize the regulator to an external system clock. To implement the synchronization feature connect a square wave to the RT/CLK pin through the circuit network shown in Figure 41. The square wave amplitude must transition lower than 0.5 V and higher than 2.2 V on the RT/CLK pin and have an on time greater than 40 ns and an off time greater than 40 ns. The synchronization frequency range is 300 kHz to 2200 kHz. The rising edge of the PH pin synchronizes to the falling edge of RT/CLK signal. The external synchronization circuit should be designed in such a way that the device has the default-frequency set resistor connected from the RT/CLK pin to ground if the synchronization signal turns off. Using a frequency set resistor connected through a 50-Ω resistor to ground is recommended as shown in Figure 41. The resistor should set the switching frequency close to the external CLK frequency. TI recommends to AC couple the synchronization signal through a 10-pF ceramic capacitor to the RT/CLK pin and a 4-k $\Omega$  series resistor. The series resistor reduces PH jitter in heavy load applications when synchronizing to an external clock and in applications which transition from synchronizing to RT mode. The first time the CLK is pulled above the CLK threshold the device switches from the RT resistor frequency to PLL mode. The internal 0.5-V voltage source is removed and the CLK pin becomes high impedance as the PLL begins to lock onto the external signal. Because the regulator has a PLL, the switching frequency can be higher or lower than the frequency set with the external resistor. The device transitions from the resistor mode to the PLL mode and then increases or decreases the switching frequency until the PLL locks onto the CLK frequency within 100 ms.

When the device transitions from the PLL to resistor mode, the switching frequency slows down from the CLK frequency to 150 kHz and then reapplies the 0.5-V voltage. The resistor then sets the switching frequency. The switching frequency is divided by 1, 2, 4, and 8 as the voltage ramps from 0 to 0.8 V on VSENSE pin. The device implements a digital frequency shift to enable synchronizing to an external clock during normal startup and fault conditions. Figure 42, Figure 43 and Figure 44 show the device synchronized to an external system clock in continuous conduction mode (CCM) discontinuous conduction (DCM) and pulse-skip mode (PSM).



Figure 41. Synchronizing to a System Clock

Copyright © 2008–2014, Texas Instruments Incorporated Product Folder Links: *TPS54140* 





#### 8.3.16 Power Good (PWRGD Pin)

The PWRGD pin is an open drain output. When the VSENSE pin is between 94% and 107% of the internal voltage reference, the PWRGD pin is deasserted and the pin floats. Using a pullup resistor with a value between 10 and 100 k $\Omega$  connected to a voltage source that is 5.5 V or less is recommended. The PWRGD pin is in a defined state when the VIN input voltage is greater than 1.5 V but has reduced current sinking capability. The PWRGD achieves full current-sinking capability as the VIN input voltage approaches 3 V.

The PWRGD pin is pulled low when the VSENSE pin is lower than 92% or greater than 109% of the nominal internal reference voltage. Also, the PWRGD pin is pulled low if the UVLO or thermal shutdown are asserted or the EN pin is pulled low.



#### 8.3.17 Overvoltage Transient Protection

The TPS54140 device incorporates an overvoltage transient-protection (OVTP) circuit to minimize voltage overshoot when recovering from output-fault conditions or strong unload transients on power-supply designs with low-value output capacitance. For example, when the power-supply output is overloaded the error amplifier compares the actual output voltage to the internal reference voltage. If the VSENSE pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier responds by clamping the error amplifier output to a high voltage. Thus, requesting the maximum output current. When the condition is removed, the regulator output rises and the error amplifier output transitions to the steady-state duty cycle. In some applications, the power-supply output voltage can respond faster than the error-amplifier output can respond which leads to the possibility of an output overshoot. The OVTP feature minimizes the output overshoot when using a low-value output capacitor by implementing a circuit to compare the VSENSE pin voltage to OVTP threshold which is 109% of the internal voltage reference. If the VSENSE pin voltage is greater than the OVTP threshold, the high-side MOSFET is disabled which prevents current from flowing to the output and minimizing output overshoot. When the VSENSE voltage drops lower than the OVTP threshold, the high-side MOSFET is allowed to turn on at the next clock cycle.

#### 8.3.18 Thermal Shutdown

The device implements an internal thermal shutdown to protect the device if the junction temperature exceeds 182°C. The thermal shutdown forces the device to stop switching when the junction temperature exceeds the thermal trip threshold. When the die temperature decreases below 182°C, the device reinitiates the power-up sequence by discharging the SS/TR pin.

#### 8.3.19 Small-Signal Model for Loop Response

Figure 45 shows an equivalent model for the TPS54140 control loop which can be modeled in a circuit simulation program to check frequency response and dynamic load response. The error amplifier is a transconductance amplifier with a  $gm_{EA}$  of 97  $\mu$ A/V. The error amplifier can be modeled using an ideal voltage-controlled current source. The resistor,  $R_o$ , and capacitor,  $C_o$ , model the open loop gain and frequency response of the amplifier. The 1-mV AC voltage source between the nodes a and b effectively breaks the control loop for the frequency response measurements. Plotting c-a shows the small-signal response of the frequency compensation. Plotting a-b shows the small-signal response of the overall loop. The dynamic loop response can be checked by replacing  $R_L$  with a current source that has the appropriate load-step amplitude and step rate in a time domain analysis. This equivalent model is only valid for continuous-conduction mode designs.



Figure 45. Small-Signal Model for Loop Response



#### 8.3.20 Simple Small-Signal Model for Peak-Current Mode Control

Figure 46 describes a simple small-signal model that can be used to understand how to design the frequency compensation. The TPS54140 power stage can be approximated to a voltage-controlled current source (duty-cycle modulator) that supplies current to the output capacitor and load resistor. Equation 14 shows the control to the output transfer function and consists of a DC gain, one dominant pole, and one ESR zero. The quotient of the change in the switch current and the change in the COMP pin voltage (node *c* in Figure 45) is the power stage transconductance. The gm<sub>PS</sub> for the TPS54140 device is 6 A/V. The low-frequency gain of the power-stage frequency response is the product of the transconductance and the load resistance as shown in Equation 15.

As the load current increases and decreases, the low-frequency gain decreases and increases, respectively. This variation with the load may seem problematic at first glance, but fortunately the dominant pole moves with the load current (see Equation 16). The combined effect is highlighted by the dashed line in the right half of Figure 46. As the load current decreases, the gain increases and the pole frequency lowers, keeping the 0-dB crossover frequency the same for the varying load conditions which makes designing the frequency compensation easier. The type of selected output capacitor determines whether the ESR zero has a profound effect on the frequency compensation design. Using high ESR aluminum electrolytic capacitors may reduce the number frequency compensation components needed to stabilize the overall loop because the phase margin increases from the ESR zero at the lower frequencies (see Equation 17).



Figure 46. Simple Small-Signal Model and Frequency Response for Peak-Current Mode Control

$$\frac{V_{OUT}}{V_{C}} = Adc \times \frac{\left(1 + \frac{s}{2\pi \times f_{Z}}\right)}{\left(1 + \frac{s}{2\pi \times f_{P}}\right)}$$
(14)

$$Adc = gm_{ps} \times R_{L}$$
 (15)

$$f_{P} = \frac{1}{C_{OUT} \times R_{L} \times 2\pi}$$
(16)

$$f_{Z} = \frac{1}{C_{OUT} \times R_{ESR} \times 2\pi}$$
(17)



#### 8.3.21 Small-Signal Model for Frequency Compensation

The TPS54140 device uses a transconductance amplifier for the error amplifier and readily supports three of the commonly-used frequency compensation circuits. Compensation circuits Type 2A, Type 2B, and Type 1 are shown in Figure 47. Type 2 circuits most likely implemented in high bandwidth power-supply designs using low ESR output capacitors. The Type 1 circuit is used with power-supply designs with high-ESR aluminum electrolytic or tantalum capacitors. Equation 18 and Equation 19 show how to relate the frequency response of the amplifier to the small-signal model in Figure 47. Figure 47 shows the open-loop gain and bandwidth are modeled using  $R_{\rm O}$  and  $C_{\rm O}$ . See the *Typical Application* section for a design example using a Type 2A network with a low-ESR output capacitor.

Equation 18 through Equation 27 are provided as a reference for those who prefer to compensate using their preferred methods. Those who prefer to use prescribed method can use the method outlined in the *Typical Application* section or use switched information.



Figure 47. Types of Frequency Compensation



Figure 48. Frequency Response of the Type 2A and Type 2B Frequency Compensation

$$Ro = \frac{Aol(V/V)}{gm_{ea}}$$
 (18)

$$C_{OUT} = \frac{gm_{ea}}{2\pi \times BW (Hz)}$$
 (19)



$$EA = A0 \times \frac{\left(1 + \frac{s}{2\pi \times f_{Z1}}\right)}{\left(1 + \frac{s}{2\pi \times f_{P1}}\right) \times \left(1 + \frac{s}{2\pi \times f_{P2}}\right)}$$
(20)

$$A0 = gm_{ea} \times Ro \times \frac{R2}{R1 + R2}$$
(21)

$$A1 = gm_{ea} \times Ro \mid R3 \times \frac{R2}{R1 + R2}$$
(22)

$$P1 = \frac{1}{2\pi \times Ro \times C1} \tag{23}$$

$$Z1 = \frac{1}{2\pi \times R3 \times C1} \tag{24}$$

P2 = 
$$\frac{1}{2\pi \times R3 \mid \mid R \times (C2 + C_{OUT})}$$
 type 2a (25)

$$P2 = \frac{1}{2\pi \times R3 \mid \mid R \times C_{OUT}} \text{ type 2b}$$
 (26)

P2 = 
$$\frac{1}{2\pi \times R \times (C2 + C_{OUT})}$$
 type 1 (27)

#### 8.4 Device Functional Modes

#### 8.4.1 Pulse Skip Eco-mode

The TPS54140 device enters the pulse-skip mode when the voltage on the COMP pin is the minimum clamp value. The TPS54140 device operates in a pulse-skip mode at light-load currents to improve efficiency. The peak switch current during the pulse-skip mode is the greater value of either 50 mA or the peak inductor current that is a function of the minimum on time, input voltage, output voltage, and inductance value. When the load current is low and the output voltage is within regulation the device enters a sleep mode and draws only 116-μA input quiescent current. While the device is in sleep mode the output power is delivered by the output capacitor. As the load current decreases, the time the output capacitor supplies the load current increases and the switching frequency decreases reducing gate drive and switching losses. As the output voltage drops, the TPS54140 device wakes up from the sleep mode and the power switch turns on to recharge the output capacitor (see Figure 49). The internal PLL remains operating when in sleep mode. When operating at light-load currents in the pulse-skip mode the switching transitions occur synchronously with the external clock signal.

#### **Device Functional Modes (continued)**



Figure 49. Pulse-Skip Mode Operation

# 8.4.2 Operation With $V_{IN} < 3.5 \text{ V}$

The device is recommended to operate with input voltages above 3.5 V. The typical VIN UVLO threshold is not specified and the device can operate at input voltages down to the UVLO voltage. At input voltages below the actual UVLO voltage, the device does not switch. If the EN pin is externally pulled up or left floating, the device becomes active when the VIN pin passes the UVLO threshold. Switching begins when the slow-start sequence is initiated.

#### 8.4.3 Operation With EN Control

Submit Documentation Feedback

The enable threshold voltage is 1.25 V (typical). With the EN pin is held below that voltage the device is disabled and switching is inhibited even if the VIN pin is above the UVLO threshold. The IC quiescent current is reduced in this state. If the EN voltage increases above the threshold while the VIN pin is above the UVLO threshold, the device becomes active. Switching is enabled, and the slow-start sequence is initiated.



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TPS54140 device is typically used as a step-down converter, which converts a voltage from 3.5 V to 42 V to a lower voltage. WEBENCH software is available to aid in the design and analysis of circuits.

# 9.2 Typical Application



Figure 50. High Frequency, 3.3-V Output Power Supply Design With Adjusted UVLO

#### 9.2.1 Design Requirements

For this design example, use the parameters listed in Table 1 as the input parameters.

**Table 1. Design Parameters** 

| DESIGN PARAMETER                        | EXAMPLE VALUE           |
|-----------------------------------------|-------------------------|
| Output voltage                          | 3.3 V                   |
| Transient response 0 to 1.5-A load step | $\Delta V_{OUT} = 4\%$  |
| Maximum output current                  | 1.5 A                   |
| Input voltage                           | 12 V nominal, 8 to 18 V |
| Output voltage ripple                   | $<$ 33 mV $_{pp}$       |
| Start input voltage (rising VIN)        | 7.7 V                   |
| Stop input voltage (falling VIN)        | 6.7 V                   |



#### 9.2.2 Detailed Design Procedure

This example details the design of a high-frequency switching-regulator design using ceramic output capacitors. A few parameters must be known to start the design process. These parameters are typically determined at the system level.

#### 9.2.2.1 Selecting the Switching Frequency

The first step of the design process is to decide on a switching frequency for the regulator. Typically, the user selects the highest switching frequency possible because it produces the smallest solution size. The high switching frequency allows for lower valued inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. The switching frequency that can be selected is limited by the minimum ontime of the internal power switch, the input voltage, and the output voltage and the frequency shift limitation.

Equation 12 and Equation 13 must be used to find the maximum switching frequency for the regulator. Select the lower value of the two equations. Switching frequencies higher than these values result in pulse skipping or the lack of overcurrent protection during a short circuit.

The typical minimum on time,  $t_{onmin}$ , is 130 ns for the TPS54140 device. For this example, the output voltage is 3.3 V and the maximum input voltage is 18 V, which allows for a maximum switch frequency up to 1600 kHz when including the inductor resistance, on resistance, and diode voltage in Equation 12. To ensure that overcurrent runaway is not a concern during short circuits in the design use Equation 13 or the solid curve in Figure 40 to determine the maximum switching frequency. The maximum switching frequency is approximately 1600 kHz with a maximum input voltage of 20 V and assuming the following: a diode voltage of 0.5 V, inductor resistance of 100 m $\Omega$ , switch resistance of 200 m $\Omega$ , and an output current of 2.8 A.

Selecting the lower of the two values and adding some margin, a switching frequency of 1200 kHz is used. To determine the timing resistance for a given switching frequency, use Equation 11 or the curve in Figure 38.

The switching frequency is set by resistor R<sub>t</sub> shown in Figure 50.

#### 9.2.2.2 Output Inductor Selection ( $L_{\odot}$ )

Use Equation 28 to calculate the minimum value of the output inductor.

$$L_{O(min)} = \frac{V_{IN(max)} - V_{OUT}}{I_{OUT} \times K_{IND}} \times \frac{V_{OUT}}{V_{IN(max)} \times f_{SW}}$$

where

 K<sub>IND</sub> is a coefficient that represents the amount of inductor ripple current relative to the maximum output current

The inductor ripple current is filtered by the output capacitor. Therefore, selecting high inductor ripple currents impacts the selection of the output capacitor because the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however, the following guidelines may be used.

For designs using low-ESR output capacitors such as ceramics, a value as high as  $K_{IND} = 0.3$  can be used. When using higher ESR output capacitors,  $K_{IND} = 0.2$  yields better results. Because the inductor ripple current is part of the PWM control system, the inductor ripple current should always be greater than 100 mA for dependable operation. In a wide input voltage regulator, selecting an inductor ripple current on the larger side is best which allows the inductor to still have a measurable ripple current with the input voltage at the minimum.

For this design example, use  $K_{IND} = 0.2$  and the minimum inductor value which is calculated as 7.6  $\mu$ H. For this design, the nearest standard value of 10  $\mu$ H was selected. For the output filter inductor, the RMS current and saturation current ratings must not be exceeded. Use Equation 30 to calculate the inductor ripple current,  $I_{RIPPLE}$ .

$$I_{RIPPLE} = \frac{V_{OUT} \times (V_{IN(max)} - V_{OUT})}{V_{IN(max)} \times L_{O} \times f_{SW}}$$
(29)



Use Equation 30 to calculate the RMS inductor current, I<sub>L(rms)</sub>.

$$I_{L(rms)} = \sqrt{\left(I_{OUT}\right)^2 + \frac{1}{12} \times \left(\frac{V_{OUT} \times \left(V_{IN(max)} - V_{OUT}\right)}{V_{IN(max)} \times L_O \times f_{SW}}\right)^2}$$
(30)

Use Equation 31 to calculate the peak inductor current.

$$I_{L(peak)} = I_{OUT} + \frac{I_{RIPPLE}}{2}$$
(31)

For this design, the RMS inductor current is 1.506 A and the peak inductor current is 1.62 A. The selected inductor is a MSS6132-103 and has a saturation current rating of 1.64 A and an RMS current rating of 1.9 A.

As the equation set demonstrates, lower ripple currents reduce the output voltage ripple of the regulator but require a larger value of inductance. Selecting higher ripple currents increases the output voltage ripple of the regulator but allows for a lower inductance value.

The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults, or transient load conditions, the inductor current can increase above the peak-inductor current level that was calculated using Equation 31. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation-current rating equal to or greater than the switch current limit rather than the peak inductor current.

#### 9.2.2.3 Output Capacitor

Consider three primary factors when selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance must be selected based on the more stringent of these three criteria.

The desired response to a large change in the load current is the first criterion. The output capacitor must supply the load with current when the regulator cannot. This situation occurs if the desired hold-up times are present for the regulator. In this case, the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator is also temporarily unable to supply sufficient output current if a large, fast increase occurs affecting the current requirements of the load, such as a transition from no load to full load. The regulator usually requires two or more clock cycles for the control loop to notice the change in load current and output voltage and to adjust the duty cycle to react to the change. The output capacitance must be large enough to supply the difference in current for 2 clock cycles while only allowing a tolerable amount of droop in the output voltage. Use Equation 32 to calculate the minimum output capacitance required to supply the difference in current.

$$C_{OUT} > \frac{2 \times \Delta I_{OUT}}{f_{SW} \times \Delta V_{OUT}}$$

where

- ΔI<sub>OUT</sub> is the change in output current
- $f_{SW}$  is the regulators switching frequency
- $\Delta V_{OUT}$  is the allowable change in the output voltage (32)

For this example, the transient load response is specified as a 4% change in  $V_{OUT}$  for a load step from 0 A (no load) to 1.5 A (full load). For this example,  $\Delta I_{OUT} = 1.5 - 0 = 1.5$  A and  $\Delta V_{OUT} = 0.04 \times 3.3 = 0.132$  V. Using these values results in a minimum capacitance of 18.9  $\mu$ F. This value does not consider the ESR of the output capacitor in the output voltage change. For ceramic capacitors, the ESR is usually small enough to ignore in this calculation. Aluminum electrolytic and tantalum capacitors have higher ESR which should be taken into consideration.

The catch diode of the regulator cannot sink current and therefore any stored energy in the inductor produces an output-voltage overshoot when the load current rapidly decreases (see Figure 51). The output capacitor must also be sized to absorb energy stored in the inductor when transitioning from a high load current to a lower load current. The excess energy that is stored in the output capacitor increases the voltage on the capacitor. The capacitor must be sized to maintain the desired output voltage during these transient periods. Use Equation 33 to calculate the minimum capacitance to keep the output voltage overshoot to a desired value.



$$C_{OUT} > L_O \times \frac{\left( (l_{OH})^2 - (l_{OL})^2 \right)}{\left( (V_f)^2 - (V_i)^2 \right)}$$

where

- . L is the value of the inductor
- I<sub>OH</sub> is the output current under heavy load
- I<sub>OL</sub> is the output under light load
- V<sub>f</sub> is the final peak output voltage
- V<sub>i</sub> is the initial capacitor voltage

(33)

(34)

For this example, the worst-case load step is be from 1.5 A to 0 A. The output voltage increases during this load transition and the stated maximum in the specification is 4% of the output voltage. Therefore  $V_f = 1.04 \times 3.3 = 3.432$ . The initial capacitor voltage,  $V_i$ , is the nominal output voltage of 3.3 V. Using these values in Equation 33 yields a minimum capacitance of 25.3  $\mu$ F.

Use Equation 34 to calculate the minimum output capacitance required to meet the output voltage ripple specification.

$$C_{OUT} > \frac{1}{8 \times f_{SW}} \times \frac{1}{\left(\frac{V_{OUT(ripple)}}{I_{RIPPLE}}\right)}$$

where

- $f_{\text{SW}}$  is the switching frequency
- V<sub>OUT(ripple)</sub> is the maximum allowable output voltage ripple

Equation 35 yields 0.7µF.

Use Equation 35 to calculate the maximum ESR an output capacitor can have to meet the output-voltage ripple specification. Equation 35 indicates the ESR should be less than 144 m $\Omega$ .

$$R_{ESR} = \frac{V_{OUT(ripple)}}{I_{RIPPLE}}$$
(35)

The most stringent criterion for the output capacitor is 25.3  $\mu F$  of capacitance to maintain the output voltage in regulation during an unload transient.

Additional capacitance deratings for aging, temperature, and DC bias should be considered which increases this minimum value. For this example, a 47- $\mu$ F 6.3-V X7R ceramic capacitor with 5 m $\Omega$  of ESR is used.

Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the root-mean-square (RMS) value of the maximum ripple current. Use Equation 36 to calculate the RMS ripple current that the output capacitor must support. For this application, Equation 36 yields 66 mA.

$$I_{COUT(rms)} = \frac{V_{OUT} \times \left(V_{IN(max)} - V_{OUT}\right)}{\sqrt{12} \times V_{IN(max)} \times L_{O} \times f_{SW}}$$
(36)

#### 9.2.2.4 Catch Diode

The TPS54140 device requires an external catch diode between the PH and GND pins. The selected diode must have a reverse voltage rating equal to or greater than  $V_{\text{IN(max)}}$ . The peak current rating of the diode must be greater than the maximum inductor current. The diode should also have a low forward voltage. Schottky diodes are typically a good choice for the catch diode because of the low forward voltage of these diodes. The lower the forward voltage of the diode, the higher the efficiency of the regulator will be.



Typically, the higher the voltage and current ratings of the diode, the higher the forward voltage will be. Because the design example has an input voltage up to 18 V, a diode with a minimum of 20-V reverse voltage is selected.

For the example design, the B220A Schottky diode is selected because of the lower forward voltage and because it comes in a larger package size which has good thermal characteristics over small devices. The typical forward voltage of the B220A is 0.5 V.

The diode must also be selected with an appropriate power rating. The diode conducts the output current during the off-time of the internal power switch. The off-time of the internal switch is a function of the maximum input voltage, the output voltage, and the switching frequency. The output current during the off-time is multiplied by the forward voltage of the diode which equals the conduction losses of the diode. At higher switch frequencies, the AC losses of the diode must be considered. The AC losses of the diode are because of the charging and discharging of the junction capacitance and reverse recovery. Use Equation 37 to calculate the total power dissipation, conduction losses, and AC losses of the diode.

The B220A diode has a junction capacitance of 120 pF. Using Equation 37, the selected diode dissipates 0.632 W. Depending on mounting techniques, this power dissipation should produce a 16°C temperature rise in the diode when the input voltage is 18 V and the load current is 1.5 A.

If the power supply spends a significant amount of time at light-load currents or in sleep mode, consider using a diode that has a low leakage current and slightly-higher forward-voltage drop.

$$P_{D} = \frac{\left(V_{IN(max)} - V_{OUT}\right) \times I_{OUT} \times Vfd}{V_{IN(max)}} + \frac{C_{j} \times f_{SW} \times \left(V_{IN} + Vfd\right)^{2}}{2}$$
(37)

#### 9.2.2.5 Input Capacitor

The TPS54140 device requires a high-quality ceramic, type X5R or X7R, input decoupling capacitor with an effective capacitance value of at least 3  $\mu$ F and in some applications additional bulk capacitance. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple-current rating greater than the maximum input current ripple of the TPS54140 device. Use Equation 38 to calculate the input ripple current,  $I_{Cl(rms)}$ .

$$I_{CI(rms)} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN(min)}} \times \frac{\left(V_{IN(min)} - V_{OUT}\right)}{V_{IN(min)}}}$$
(38)

The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations because temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power-regulator capacitors because these dielectrics have a high capacitance-to-volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases.

For this example design, a ceramic capacitor with at least a 20-V voltage rating is required to support the maximum input voltage. Common standard ceramic-capacitor voltage ratings include 4 V, 6.3 V, 10 V, 16 V, 25 V, 50 V, or 100 V. Therefore, a 25-V capacitor should be selected. For this example, two 2.2-µF, 25-V capacitors in parallel have been selected. Table 2 lists a selection of high-voltage capacitors. The input capacitance value determines the input ripple voltage of the regulator. Use Equation 39 to calculate the input voltage ripple.

$$\Delta V_{IN} = \frac{I_{OUT(max)} \times 0.25}{C_{IN} \times f_{SW}}$$
(39)

Using the design example values,  $I_{OUT(max)} = 1.5$  A,  $C_{IN} = 4.4$   $\mu$ F,  $f_{SW} = 1200$  kHz, yields an input voltage ripple of 71 mV and an RMS input ripple current of 0.701 A.



#### Table 2. Capacitor Types

| VENDOR | VALUE (μF) | EIA Size | VOLTAGE (V) | DIALECTRIC | COMMENTS              |
|--------|------------|----------|-------------|------------|-----------------------|
| Murata | 1 to 2.2   | 1210     | 100         | X7R        | GRM32 series          |
|        | 1 to 4.7   |          | 50          |            |                       |
|        | 1          | 1206     | 100         |            | GRM31 series          |
|        | 1 to 2.2   |          | 50          |            |                       |
| Vishay | 1 to 1.8   | 2220     | 50          |            | VJ X7R series         |
|        | 1 to 1.2   |          | 100         |            |                       |
|        | 1 to 3.9   | 2225     | 50          |            |                       |
|        | 1 to 1.8   |          | 100         |            |                       |
| TDK    | 1 to 2.2   | 1812     | 100         |            | C series C4532        |
|        | 1.5 to 6.8 |          | 50          |            |                       |
|        | 1 to 2.2   | 1210     | 100         |            | C series C3225        |
|        | 1 to 3.3   |          | 50          |            |                       |
| AVX    | 1 to 4.7   | 1210     | 50          |            | X7R dielectric series |
|        | 1          |          | 100         |            |                       |
|        | 1 to 4.7   | 1812     | 50          |            |                       |
|        | 1 to 2.2   |          | 100         |            |                       |

#### 9.2.2.6 Slow-Start Capacitor

The slow-start capacitor determines the minimum amount of time required for the output voltage to reach the nominal programmed value during power up which is useful if a load requires a controlled-voltage slew rate. This feature is also used if the output capacitance is very large and requires large amounts of current to quickly charge the capacitor to the output voltage level. The large currents required to charge the capacitor may make the TPS54140 device reach the current limit, or excessive current draw from the input power supply may cause the input voltage rail to sag. Limiting the output-voltage slew rate solves both of these problems.

The slow-start time must be long enough to allow the regulator to charge the output capacitor up to the output voltage without drawing excessive current. Use Equation 40 to calculate the minimum slow-start time,  $t_{SS}$ , required to charge the output capacitor, COUT, from 10% to 90% of the output voltage,  $V_{OUT}$ , with an average slow start current of  $I_{SS(ava)}$ .

$$t_{SS} > \frac{C_{OUT} \times V_{OUT} \times 0.8}{I_{SS(avg)}}$$
(40)

In the example, to charge the 47-µF output capacitor up to 3.3 V while only allowing the average input current to be 0.125 A requires a 1-ms slow-start time.

When the slow-start time is known, the slow-start capacitor value can be calculated using Equation 6. For the example circuit, the slow-start time is not too critical because the output capacitor value is 47 µF which does not require much current to charge to 3.3 V. The example circuit has the slow-start time set to an arbitrary value of 1 ms which requires a 3.3-nF capacitor.

#### 9.2.2.7 Bootstrap Capacitor Selection

A 0.1-µF ceramic capacitor must be connected between the BOOT and PH pins for proper operation. Using a ceramic capacitor with X5R or better grade dielectric is recommended. The capacitor should have a 10-V or higher voltage rating.

#### 9.2.2.8 Undervoltage-Lockout Set Point

The undervoltage lockout (UVLO) can be adjusted using an external voltage divider on the EN pin of the TPS54140 device. The UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brown outs when the input voltage is falling. For the example design, the supply should turn on and begin switching when the input voltage increases above 7.7 V (enabled). After the regulator begins switching, it should continue to do so until the input voltage falls below 6.7 V (UVLO stop).



The programmable UVLO and enable voltages are set using a resistor divider between VIN and ground to the EN pin. Equation 2 through Equation 3 can be used to calculate the resistance values necessary. For the example application, a 332 k $\Omega$  between VIN and EN and a 61.9 k $\Omega$  between EN and ground are required to produce the 7.7-V and 6.7-V start and stop voltages.

#### 9.2.2.9 Output Voltage and Feedback Resistors Selection

For the example design, a value of 10 k $\Omega$  was selected for R2. Using Equation 1, the value of R1 is calculated as 31.25 k $\Omega$ . The nearest standard 1% resistor is 31.6 k $\Omega$ . Because of the current leakage of the VSENSE pin, the current flowing through the feedback network should be greater than 1  $\mu$ A to maintain the output voltage accuracy. This requirement makes the maximum value of R2 equal to 800 k $\Omega$ . Selectinging higher resistor values decreases quiescent current and improves efficiency at low output currents but may introduce noise immunity problems.

#### 9.2.2.10 Compensation

Several possible methods exist to design closed loop compensation for DC-DC converters. The method presented here yields high phase margins. For most conditions, the regulator has a phase margin between 60 and 90 degrees. The method presented here ignores the effects of the slope compensation that is internal to the TPS54140 device. Because the slope compensation is ignored, the actual crossover frequency is usually lower than the crossover frequency used in the calculations.

For a more accurate design use the WEBENCH software.

The uncompensated regulator has a dominant pole that is typically located between 300 Hz and 3 kHz because the output capacitor and load resistance and a pole from the error amplifier. One zero exists because of the output capacitor and the ESR. The zero frequency is higher than either of the two poles.

If left uncompensated, the double pole created by the error amplifier and the modulator can lead to an unstable regulator. To stabilize the regulator, one pole must be canceled out. One design approach is to locate a compensating zero at the modulator pole. Then select a crossover frequency that is higher than the modulator pole. The gain of the error amplifier can be calculated to achieve the desired crossover frequency. The capacitor used to create the compensation zero along with the output impedance of the error amplifier form a low frequency pole to provide a minus-one slope through the crossover frequency. Then a compensating pole is added to cancel the zero because of the ESR of the output capacitor. If the ESR zero resides at a frequency higher than the switching frequency then it can be ignored.

To compensate the TPS54140 device using this method, first calculate the modulator pole and zero using the following equations:

$$f_{P(mod)} = \frac{I_{OUT(max)}}{2 \times \pi \times V_{OUT} \times C_{OUT}}$$

where

- I<sub>OUT(max)</sub> is the maximum output current
- V<sub>OUT</sub> is the nominal output voltage
- C<sub>OUT</sub> is the output capacitance (41)

$$f_{Z(\text{mod})} = \frac{1}{2 \times \pi \times R_{\text{ESR}} \times C_{\text{OUT}}}$$
(42)

For the example design, the modulator pole is located at 1.5 kHz and the ESR zero is located at 338 kHz.

Next, the designer must select a crossover frequency to determine the bandwidth of the control loop. The crossover frequency must be located at a frequency at least five times higher than the modulator pole. The crossover frequency must also be selected so that the available gain of the error amplifier at the crossover frequency is high enough to allow for proper compensation.

Use Equation 47 to calculate the maximum crossover frequency when the ESR zero is located at a frequency that is higher than the desired crossover frequency which is usually the case for ceramic or low-ESR tantalum capacitors. Aluminum Electrolytic and Tantalum capacitors will typically produce a modulator zero at a low frequency due to their high ESR.

The example application is using a low ESR ceramic capacitor with 10 m $\Omega$  of ESR making the zero at 338 kHz.



This value is much higher than typical crossover frequencies so the maximum crossover frequency is calculated using both Equation 43 and Equation 46.

Using Equation 46 results in a minimum crossover frequency of 7.6 kHz and Equation 43 results in a maximum crossover frequency of 45.3 kHz.

A crossover frequency of 45 kHz is arbitrarily selected from this range.

For ceramic capacitors use Equation 43:

$$f_{C(max)} \le 2100 \sqrt{\frac{f_{P(mod)}}{V_{OUT}}}$$
(43)

For tantalum or aluminum capacitors use Equation 44:

$$f_{\mathsf{C}(\mathsf{max})} \le \frac{51442}{\sqrt{\mathsf{V}_{\mathsf{OUT}}}} \tag{44}$$

For all cases use Equation 45 and Equation 46:

$$f_{\mathsf{C}(\mathsf{max})} \le \frac{f_{\mathsf{SW}}}{5} \tag{45}$$

$$f_{\mathsf{C}(\mathsf{min})} \ge 5 \times f_{\mathsf{P}(\mathsf{mod})} \tag{46}$$

When a crossover frequency,  $f_C$ , is selected, the gain of the modulator at the crossover frequency is calculated. Use Equation 47 to calculate the gain of the modulator at the crossover frequency.

$$G_{MOD(fc)} = \frac{gm_{(PS)} \times R_{LOAD} \times (2\pi \times f_C \times C_{OUT} \times R_{ESR} + 1)}{2\pi \times f_C \times C_{OUT} \times (R_{LOAD} + R_{ESR}) + 1}$$
(47)

For the example problem, the gain of the modulator at the crossover frequency is 0.542. Next, the compensation components are calculated. A resistor in series with a capacitor is used to create a compensating zero. A capacitor in parallel to these two components forms the compensating pole. However, calculating the values of these components varies depending on if the ESR zero is located above or below the crossover frequency. For ceramic or low-ESR tantalum output capacitors, the zero is usually be located above the crossover frequency. For aluminum electrolytic and tantalum capacitors, the modulator zero is usually located lower in frequency than the crossover frequency. For cases where the modulator zero frequency is higher than the crossover frequency (for example using ceramic capacitors) use Equation 48, Equation 49, and Equation 50 to calculate the  $R_{\rm C}$ ,  $C_{\rm C}$ , and  $C_{\rm f}$  values.

$$R_{C} = \frac{V_{OUT}}{G_{MOD(fc)} \times gm_{(EA)} \times V_{REF}}$$
(48)

$$C_{C} = \frac{1}{2\pi \times R_{C} \times f_{P(mod)}}$$
(49)

$$Cf = \frac{C_{OUT} \times R_{ESR}}{R_{C}}$$
(50)

For cases where the modulator zero is less than the crossover frequency (Aluminum or Tantalum capacitors), the equations are as follows:

$$R_{C} = \frac{V_{OUT}}{G_{MOD(fc)} \times f_{Z(mod)} \times gm_{(EA)} \times V_{REF}}$$
(51)

$$C_{C} = \frac{1}{2\pi \times R_{C} \times f_{P(mod)}}$$
(52)

$$Cf = \frac{1}{2\pi \times R_{C} \times f_{Z(mod)}}$$
(53)

Submit Documentation Feedback

Product Folder Links: TPS54140



For the example problem, the ESR zero is located at a higher frequency compared to the crossover frequency so Equation 48 through Equation 50 are used to calculate the compensation components. For the example problem, the components are calculated to be:  $R_C = 76.2k\Omega$ ,  $C_C = 2710pF$ , and  $C_T = 6.17pF$ .

The calculated value of the  $C_f$  capacitor is not a standard value, so a value of 2700pF is used. A value of 6.8 pF is used for  $C_C$ . The  $R_C$  resistor sets the gain of the error amplifier which determines the crossover frequency. The calculated value of the  $R_C$  resistor is not a standard value, so a value of 76.8 k $\Omega$  is used.

### 9.2.2.11 Power Dissipation Estimate

The following formulas show how to estimate the device power dissipation under continuous-conduction mode (CCM) operation. These equations should not be used if the device is working in discontinuous conduction mode (DCM).

The power dissipation of the device includes conduction loss ( $P_{COND}$ ), switching loss ( $P_{SW}$ ), gate drive loss ( $P_{GD}$ ) and supply current ( $P_{COND}$ ).

$$P_{COND} = (I_{OUT})^2 \times R_{DS(on)} \times \left(\frac{V_{OUT}}{V_{IN}}\right)$$

#### where

- R<sub>DS(on)</sub> is the on-resistance of the high-side MOSFET (Ω)
- V<sub>OUT</sub> is the output voltage (V)

$$P_{SW} = (V_{IN})^2 \times f_{SW} \times I_{OUT} \times 0.25 \times 10^{-9}$$

#### where

- I<sub>OUT</sub> is the output current (A)
- $f_{SW}$  is the switching frequency (Hz) (55)

$$P_{GD} = V_{IN} \times 3 \times 10^{-9} \times f_{SW} \tag{56}$$

$$P_{Q} = 116 \times 10^{-6} \times V_{IN} \tag{57}$$

$$P_{TOT} = P_{COND} \times P_{SW} \times P_{GD} \times P_{Q}$$

#### where

P<sub>TOT</sub> s the total device power dissipation (W) (58)

# For given T<sub>A</sub>:

$$T_J = T_A + R_{TH} \times P_{TOT}$$

#### where

- T<sub>J</sub> is the junction temperature (°C)
- T<sub>A</sub> is the ambient temperature (°C)
- R<sub>TH</sub> is the thermal resistance of the package (°C/W)

For given  $T_{JMAX} = 150$ °C:

$$T_{A(max)} = T_{J(max)} - R_{TH} \times P_{TOT}$$

#### where

- T<sub>A(max)</sub> is maximum ambient temperature (°C).
- T<sub>J(max)</sub> is maximum junction temperature (°C) (60)

Additional power losses occur in the regulator circuit because of the inductor AC and DC losses, the catch diode, and trace resistance that impact the overall efficiency of the regulator.



## 9.2.3 Application Curves











# 10 Power Supply Recommendations

The device is designed to operate from an input-voltage supply range between 3.5 V and 42 V. This input supply should be well regulated. If the input supply is located more than a few inches from the converter additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of 100 µF is a typical choice.

# 11 Layout

## 11.1 Layout Guidelines

Layout is a critical portion of good power-supply design. Several signals paths that conduct fast changing currents or voltages can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance. To help eliminate these problems, the VIN pin should be bypassed to ground with a low-ESR ceramic bypass capacitor with a X5R- or X7R- dielectric. Care should be taken to minimize the loop area formed by the bypass capacitor connections, the VIN pin, and the anode of the catch diode. See Figure 64 for a PCB layout example. The GND pin should be tied directly to the thermal pad under the IC and the thermal pad.

The thermal pad should be connected to any internal PCB ground planes using multiple vias directly under the IC. The PH pin should be routed to the cathode of the catch diode and to the output inductor. Because the PH connection is the switching node, the catch diode and output inductor should be located very close to the PH pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. For operation at full rated load, the top-side ground area must provide adequate heat dissipating area. The RT/CLK pin is sensitive to noise so the RT resistor should be located as close as possible to the IC and routed with minimal lengths of trace. The additional external components can be placed approximately as shown. Obtaining acceptable performance with alternate PCB layouts may be possible, however this layout has been shown to produce good results and is meant as a guideline.



## 11.2 Layout Example



Figure 64. PCB Layout Example

# 12 Device and Documentation Support

## 12.1 Device Support

## 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 12.1.2 Development Support

For the WEBENCH Software Tool, go to www.Tl.com/WEBENCH.

## 12.2 Documentation Support

#### 12.2.1 Related Documentation

For related documentation see the following:

- Designing Type III Compensation for Current Mode Step-Down Converters, SLVA352
- TPS54140EVM-429 1.5-A, SWIFT™ Regulator Evaluation Module, SLVU285



#### 12.3 Trademarks

Eco-mode, PowerPAD are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPS54140DGQ      | ACTIVE     | HVSSOP       | DGQ                | 10   | 80             | RoHS & Green | . ,                           | Level-1-260C-UNLIM | -40 to 150   | 54140                   | Samples |
| TPS54140DGQR     | ACTIVE     | HVSSOP       | DGQ                | 10   | 2500           | RoHS & Green | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM | -40 to 150   | 54140                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Nov-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS54140DGQR | HVSSOP          | DGQ                | 10 | 2500 | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Nov-2024



# \*All dimensions are nominal

|   | Device Package Type |        | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|---|---------------------|--------|-----------------|----------|------|-------------|------------|-------------|--|
| ı | TPS54140DGQR        | HVSSOP | DGQ             | 10       | 2500 | 366.0       | 364.0      | 50.0        |  |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Nov-2024

# **TUBE**



## \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS54140DGQ | DGQ          | HVSSOP       | 10   | 80  | 330    | 6.55   | 500    | 2.88   |
| TPS54140DGQ | DGQ          | HVSSOP       | 10   | 80  | 322    | 6.55   | 1000   | 3.01   |

3 x 3, 0.5 mm pitch

PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224775/A







## PowerPAD is a trademark of Texas Instruments.

#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA-T.
- 6. Features may differ or may not be present.





- 7. Publication IPC-7351 may have alternate designs.
- 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
  9. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 10. Size of metal pad may vary due to creepage requirement.





- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.







## PowerPAD is a trademark of Texas Instruments.

#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA-T.





- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.





- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated