

# Undervoltage Sensing Circuit

### MC34064, MC33064, NCV33064

The MC34064 is an undervoltage sensing circuit specifically designed for use as a reset controller in microprocessor–based systems. It offers the designer an economical solution for low voltage detection with a single external resistor. The MC34064 features a trimmed–in–package bandgap reference, and a comparator with precise thresholds and built-in hysteresis to prevent erratic reset operation. The open collector reset output is capable of sinking in excess of 10 mA, and operation is guaranteed down to 1.0 V input with low standby current. The MC devices are packaged in 3–pin TO-92, micro size TSOP–5, 8–pin SOIC–8 and Micro8 surface mount packages. The NCV device is packaged in SOIC–8 and TO–92.

Applications include direct monitoring of the 5.0 V MPU/logic power supply used in appliance, automotive, consumer and industrial equipment.

#### **Features**

- Trimmed-In-Package Temperature Compensated Reference
- Comparator Threshold of 4.6 V at 25°C
- Precise Comparator Thresholds Guaranteed Over Temperature
- Comparator Hysteresis Prevents Erratic Reset
- Reset Output Capable of Sinking in Excess of 10 mA
- Internal Clamp Diode for Discharging Delay Capacitor
- Guaranteed Reset Operation with 1.0 V Input
- Low Standby Current
- Economical TO-92, TSOP-5, SOIC-8 and Micro8 Surface Mount Packages
- NCV Prefix for Automotive and Other Applications Requiring Site and Control Changes
- These Devices are Pb-Free and are RoHS Compliant



This device contains 21 active transistors.

Figure 1. Representative Block Diagram



Pin 1. Ground 2. Input 3. Reset 4. NC

5. NC



#### **PIN CONNECTIONS**



#### ORDERING INFORMATION

See detailed ordering and shipping information on page 6 of this data sheet.

#### **DEVICE MARKING INFORMATION**

See general marking information in the device marking section on page 7 of this data sheet.

#### **MAXIMUM RATINGS**

| Rating                                                                                                                                                                                                                                                                                                                                                                                         | Symbol                                                                 | Value                                  | Unit                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------|----------------------------------------|
| Power Input Supply Voltage                                                                                                                                                                                                                                                                                                                                                                     | V <sub>in</sub>                                                        | –1.0 to 10                             | V                                      |
| Reset Output Voltage                                                                                                                                                                                                                                                                                                                                                                           | V <sub>O</sub>                                                         | 10                                     | V                                      |
| Reset Output Sink Current (Note 2)                                                                                                                                                                                                                                                                                                                                                             | I <sub>Sink</sub>                                                      | Internally<br>Limited                  | mA                                     |
| Clamp Diode Forward Current, Reset to Input Pin (Note 2)                                                                                                                                                                                                                                                                                                                                       | lF                                                                     | 100                                    | mA                                     |
| Power Dissipation and Thermal Characteristics P Suffix, Plastic Package Maximum Power Dissipation @ T <sub>A</sub> = 25°C Thermal Resistance, Junction-to-Air D Suffix, Plastic Package Maximum Power Dissipation @ T <sub>A</sub> = 25°C Thermal Resistance, Junction-to-Air DM Suffix, Plastic Package Maximum Power Dissipation @ T <sub>A</sub> = 25°C Thermal Resistance, Junction-to-Air | $egin{array}{c} P_D \ R_{	heta JA} \ P_D \ R_{	heta JA} \ \end{array}$ | 625<br>200<br>625<br>200<br>520<br>240 | mW<br>°C/W<br>mW<br>°C/W<br>mW<br>°C/W |
| Operating Junction Temperature                                                                                                                                                                                                                                                                                                                                                                 | T <sub>J</sub>                                                         | +150                                   | °C                                     |
| Operating Ambient Temperature MC34064 MC33064 NCV33064                                                                                                                                                                                                                                                                                                                                         | T <sub>A</sub>                                                         | 0 to +70<br>-40 to +85<br>-40 to +125  | °C                                     |
| Storage Temperature Range                                                                                                                                                                                                                                                                                                                                                                      | T <sub>stg</sub>                                                       | -65 to +150                            | °C                                     |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

**ELECTRICAL CHARACTERISTICS** (For typical values  $T_A = 25^{\circ}C$ , for min/max values  $T_A$  is the operating ambient temperature range that applies [Notes 3 and 4] unless otherwise noted.)

| Characteristics                                                                                                                                                                                | Symbol                                               | Min                | Тур                  | Max                | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------|----------------------|--------------------|------|
| COMPARATOR                                                                                                                                                                                     | •                                                    | •                  |                      | •                  |      |
| Threshold Voltage High State Output (V <sub>in</sub> Increasing) Low State Output (V <sub>in</sub> Decreasing) Hysteresis                                                                      | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>H</sub> | 4.5<br>4.5<br>0.01 | 4.61<br>4.59<br>0.02 | 4.7<br>4.7<br>0.05 | V    |
| RESET OUTPUT                                                                                                                                                                                   |                                                      |                    |                      |                    |      |
| Output Sink Saturation $ \begin{array}{l} (V_{in} = 4.0 \; V,  I_{Sink} = 8.0 \; mA) \\ (V_{in} = 4.0 \; V,  I_{Sink} = 2.0 \; mA) \\ (V_{in} = 1.0 \; V,  I_{Sink} = 0.1 \; mA) \end{array} $ | V <sub>OL</sub>                                      | -<br>-<br>-        | 0.46<br>0.15<br>-    | 1.0<br>0.4<br>0.1  | V    |
| Output Sink Current (V <sub>in</sub> , Reset = 4.0 V)                                                                                                                                          | I <sub>Sink</sub>                                    | 10                 | 27                   | 60                 | mA   |
| Output Off-State Leakage (V <sub>in</sub> , Reset = 5.0 V)                                                                                                                                     | I <sub>OH</sub>                                      | -                  | 0.02                 | 0.5                | μΑ   |
| Clamp Diode Forward Voltage, Reset to Input Pin (I <sub>F</sub> = 10 mA)                                                                                                                       | V <sub>F</sub>                                       | 0.6                | 0.9                  | 1.2                | V    |
| TOTAL DEVICE                                                                                                                                                                                   |                                                      |                    |                      |                    | •    |
| Operating Input Voltage Range                                                                                                                                                                  | V <sub>in</sub>                                      | 1.0 to 6.5         | -                    | -                  | V    |
| Quiescent Input Current (V <sub>in</sub> = 5.0 V)                                                                                                                                              | I <sub>in</sub>                                      | -                  | 390                  | 500                | μΑ   |

- 2. Maximum package power dissipation limits must be observed.
- 3. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible.
- 4.  $T_{low} = 0^{\circ}C$  for MC34064  $T_{high} = +70^{\circ}C$  for MC34064  $+85^{\circ}C$  for MC33064  $+125^{\circ}C$  for NCV33064
- 5. NCV prefix is for automotive and other applications requiring site and change control.

<sup>1.</sup> ESD data available upon request.



Figure 2. Reset Output Voltage versus Input Voltage



Figure 3. Reset Output Voltage versus Input Voltage



Figure 4. Comparator Threshold Voltage versus Temperature



Figure 5. Input Current versus Input Voltage



Figure 6. Reset Output Saturation versus Sink Current



Figure 7. Reset Delay Time



Figure 8. Clamp Diode Forward Current versus Voltage



Figure 9. Low Voltage Microprocessor Reset



### TEST DATA

| V <sub>H</sub><br>(mV) | ΔV <sub>th</sub><br>(mV) | R <sub>H</sub><br>(Ω) | R <sub>L</sub><br>(kΩ) |
|------------------------|--------------------------|-----------------------|------------------------|
| 20                     | 0                        | 0                     | 0                      |
| 51                     | 3.4                      | 10                    | 1.5                    |
| 40                     | 6.8                      | 20                    | 4.7                    |
| 81                     | 6.8                      | 20                    | 1.5                    |
| 71                     | 10                       | 30                    | 2.7                    |
| 112                    | 10                       | 30                    | 1.5                    |
| 100                    | 16                       | 47                    | 2.7                    |
| 164                    | 16                       | 47                    | 1.5                    |
| 190                    | 34                       | 100                   | 2.7                    |
| 327                    | 34                       | 100                   | 1.5                    |
| 276                    | 51                       | 150                   | 2.7                    |
| 480                    | 51                       | 150                   | 1.5                    |

Comparator hysteresis can be increased with the addition of resistor  $R_H.$  The hysteresis equation has been simplified and does not account for the change of input current  $l_{in}$  as  $V_{CC}$  crosses the comparator threshold (Figure 4). An increase of the lower threshold  $\Delta V_{th(lower)}$  will be observed due to  $l_{in}$  which is typically 340  $\mu A$  at 4.59 V. The equations are accurate to  $\pm 10\%$  with  $R_H$  less than 150  $\Omega$  and  $R_L$  between 1.5  $k\Omega$  and 10  $k\Omega$ .

Figure 10. Low Voltage Microprocessor Reset with Additional Hysteresis



Hand Input

Reset

Solar Cells

GND

Figure 11. Voltage Monitor

Figure 12. Solar Powered Battery Charger



Figure 13. Low Power Switching Regulator



Overheating of the logic level power MOSFET due to insufficient gate voltage can be prevented with the above circuit. When the input signal is below the 4.6 V threshold of the MC34064, its output grounds the gate of the  $L^2$  MOSFET.

Figure 14. MOSFET Low Voltage Gate Drive Protection

#### **ORDERING INFORMATION**

| Device           | Operating Temperature Range                         | Package             | Shipping <sup>†</sup>    |
|------------------|-----------------------------------------------------|---------------------|--------------------------|
| MC34064D-5G      |                                                     | SOIC-8<br>(Pb-Free) | 98 Units / Rail          |
| MC34064D-5R2G    |                                                     | SOIC-8<br>(Pb-Free) | 2500 Units/ Tape & Reel  |
| MC34064DM-5R2G   |                                                     | Micro8<br>(Pb-Free) | 4000 Units / Tape & Reel |
| MC34064P-5G      |                                                     | TO-92<br>(Pb-Free)  | 2000 Units / Bag         |
| MC34064P-5RAG    | $T_A = 0$ °C to +70°C                               | TO-92<br>(Pb-Free)  | 2000 Units / Tape & Reel |
| MC34064P-5RPG    |                                                     | TO-92<br>(Pb-Free)  | 2000 Units / Ammo Pack   |
| MC34064P-5RMG    | 7                                                   | TO-92<br>(Pb-Free)  |                          |
| MC34064SN-5T1G   |                                                     | TSOP-5<br>(Pb-Free) | 3000 Units / Tape & Reel |
| MC33064D-5G      |                                                     | SOIC-8<br>(Pb-Free) | 98 Units / Rail          |
| MC33064D-5R2G    |                                                     | SOIC-8<br>(Pb-Free) | 2500 Units / Tape & Reel |
| MC33064DM-5R2G   |                                                     | Micro8<br>(Pb-Free) | 4000 Units / Tape & Reel |
| MC33064P-5G      | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | TO-92<br>(Pb-Free)  | 2000 Units / Bag         |
| MC33064P-5RAG    |                                                     | TO-92<br>(Pb-Free)  | 2000 Units / Tape & Reel |
| MC33064P-5RPG    |                                                     | TO-92<br>(Pb-Free)  | 2000 Units / Ammo Pack   |
| MC33064SN-5T1G   |                                                     | TSOP-5<br>(Pb-Free) | 3000 Units / Tape & Reel |
| NCV33064D-5R2G*  |                                                     | SOIC-8<br>(Pb-Free) | 2500 Units / Tape & Reel |
| NCV33064P-5RAG*  |                                                     | TO-92<br>(Pb-Free)  | 2000 Units / Tape & Reel |
| NCV33064P-5RPG*  | T <sub>A</sub> = -40°C to +125°C                    | TO-92<br>(Pb-Free)  | 2000 Units / Ammo Pack   |
| NCV33064DM-5R2G* | 7                                                   | Micro8<br>(Pb-Free) | 4000 Units / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, pleaserefer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
\*NCV33064: Tlow = -40°C, Thigh = +125°C. Guaranteed by design. NCV prefix is for automotive and other applications requiring site and

change control.

#### **MARKING DIAGRAMS**



(Note: Microdot may be in either location)





TO-92 (TO-226) 1 WATT CASE 29-10 ISSUE D

**DATE 05 MAR 2021** 

#### STRAIGHT LEAD





#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR GATE PROTRUSIONS.
- 4. DIMENSION 6 AND 62 DOES NOT INCLUDE DAMBAR PROTRUSION. LEAD WIDTH INCLUDING PROTRUSION SHALL NOT EXCEED 0.20. DIMENSION 62 LOCATED ABOVE THE DAMBAR PORTION OF MIDDLE LEAD.

|     | MILLIMETERS |       |       |  |
|-----|-------------|-------|-------|--|
| DIM | MIN.        | N□M.  | MAX.  |  |
| Α   | 3.75        | 3.90  | 4.05  |  |
| A1  | 1.28        | 1.43  | 1.58  |  |
| b   | 0.38        | 0.465 | 0.55  |  |
| b2  | 0.62        | 0.70  | 0.78  |  |
| c   | 0.35        | 0.40  | 0.45  |  |
| D   | 7.85        | 8.00  | 8.15  |  |
| E   | 4.75        | 4.90  | 5.05  |  |
| E2  | 3.90        |       |       |  |
| е   | 1.27 BSC    |       |       |  |
| L   | 13.80       | 14.00 | 14.20 |  |

#### **STYLES AND MARKING ON PAGE 3**

| DOCUMENT NUMBER: | 98AON52857E           | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TO-92 (TO-226) 1 WATT |                                                                                                                                                                                | PAGE 1 OF 3 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

#### FORMED LEAD



#### NDTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR GATE PROTRUSIONS.
- 4. DIMENSION 6 AND 62 DOES NOT INCLUDE DAMBAR PROTRUSION. LEAD WIDTH INCLUDING PROTRUSION SHALL NOT EXCEED 0.20. DIMENSION 62 LOCATED ABOVE THE DAMBAR PORTION OF MIDDLE LEAD.

|     | MILLIMETERS |       |       |  |
|-----|-------------|-------|-------|--|
| DIM | MIN.        | N□M.  | MAX.  |  |
| Α   | 3.75        | 3.90  | 4.05  |  |
| A1  | 1.28        | 1.43  | 1.58  |  |
| b   | 0.38        | 0.465 | 0.55  |  |
| b2  | 0.62        | 0.70  | 0.78  |  |
| С   | 0.35        | 0.40  | 0.45  |  |
| D   | 7.85        | 8.00  | 8.15  |  |
| E   | 4.75        | 4.90  | 5.05  |  |
| E2  | 3.90        |       |       |  |
| e   | 2.50 BSC    |       |       |  |
| L   | 13.80       | 14.00 | 14.20 |  |
| L2  | 13.20       | 13.60 | 14.00 |  |
| L3  | 3.00 REF    |       |       |  |

#### STYLES AND MARKING ON PAGE 3

| DOCUMENT NUMBER: | 98AON52857E           | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TO-92 (TO-226) 1 WATT |                                                                                                                                                                               | PAGE 2 OF 3 |

onsemi and ONSeMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

#### TO-92 (TO-226) 1 WATT

CASE 29-10 ISSUE D

#### **DATE 05 MAR 2021**

| STYLE 1:<br>PIN 1.<br>2.<br>3. | EMITTER<br>BASE<br>COLLECTOR | STYLE 2:<br>PIN 1.<br>2.<br>3.  | BASE<br>EMITTER<br>COLLECTOR               | STYLE 3:<br>PIN 1.<br>2.<br>3.  | ANODE<br>ANODE<br>CATHODE    | PIN 1.       | CATHODE<br>CATHODE<br>ANODE           |              | DRAIN<br>SOURCE<br>GATE           |
|--------------------------------|------------------------------|---------------------------------|--------------------------------------------|---------------------------------|------------------------------|--------------|---------------------------------------|--------------|-----------------------------------|
|                                | GATE                         | PIN 1.                          | SOURCE<br>DRAIN                            | PIN 1.<br>2.                    | DRAIN<br>GATE                | PIN 1.       | BASE 1<br>EMITTER                     |              |                                   |
| 2.                             | CATHODE & ANODE              | 2.                              | MAIN TERMINAL 1<br>GATE<br>MAIN TERMINAL 2 | 2.                              | ANODE 1<br>GATE<br>CATHODE 2 | 2.           | EMITTER                               |              |                                   |
| 2.                             | ANODE                        | PINI 1                          | COLLECTOR<br>BASE<br>EMITTER               | PIN 1                           | ANODE                        | DINI 1       | GATE<br>ANODE<br>CATHODE              | 2.           | NOT CONNECTED<br>CATHODE<br>ANODE |
| 2.                             |                              |                                 | GATE                                       | PIN 1.<br>2.                    | GATE<br>SOURCE<br>DRAIN      | PIN 1.<br>2. | EMITTER<br>COLLECTOR/ANODE<br>CATHODE | PIN 1.<br>2. |                                   |
|                                | V <sub>CC</sub>              |                                 | MT<br>SUBSTRATE                            | PIN 1.<br>2.                    | CATHODE                      | PIN 1.<br>2. | NOT CONNECTED<br>ANODE<br>CATHODE     | PIN 1.<br>2. |                                   |
|                                |                              | STYLE 32:<br>PIN 1.<br>2.<br>3. | BASE<br>COLLECTOR<br>EMITTER               | STYLE 33:<br>PIN 1.<br>2.<br>3. | RETURN                       | PIN 1.<br>2. | INPUT<br>GROUND<br>LOGIC              |              |                                   |

## GENERIC MARKING DIAGRAM\*



XXXX = Specific Device Code

A = Assembly Location

L = Wafer Lot

Y = Year

W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON52857E           | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TO-92 (TO-226) 1 WATT |                                                                                                                                                                               | PAGE 3 OF 3 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.



### TSOP-5 3.00x1.50x0.95, 0.95P **CASE 483**

**ISSUE P** 

**DATE 01 APR 2024** 

#### NOTES:

- DIMENSIONING AND TOLERANCING CONFORM TO ASME 1. Y14.5-2018.
- 2.
- ALL DIMENSION ARE IN MILLIMETERS (ANGLES IN DEGREES). MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. 3. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.
- DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OF GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION D.
- OPTIONAL CONSTRUCTION: AN ADDITIONAL TRIMMED LEAD IS ALLOWED IN THIS LOCATION. TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY.



| DIM   | М          | ILLIMETER | RS    |  |
|-------|------------|-----------|-------|--|
| I WIN | MIN.       | NOM.      | MAX.  |  |
| Α     | 0.900      | 1.000     | 1.100 |  |
| A1    | 0.010      | 0.055     | 0.100 |  |
| A2    | 0.950 REF. |           |       |  |
| b     | 0.250      | 0.375     | 0.500 |  |
| С     | 0.100      | 0.180     | 0.260 |  |
| D     | 2.850      | 3.000     | 3.150 |  |
| E     | 2.500      | 2.750     | 3.000 |  |
| E1    | 1.350      | 1.500     | 1.650 |  |
| е     | 0.950 BSC  |           |       |  |
| L     | 0.200      | 0.400     | 0.600 |  |
| Θ     | 0.         | 5°        | 10°   |  |



RECOMMENDED MOUNTING FOOTPRINT\*

FOR ADDITIONAL INFORMATION ON OUR Pb-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

## NOTE 5 В Ė1 PIN 1 **IDENTIFIER** ΙAŀ TOP VIEW





#### **GENERIC MARKING DIAGRAM\***





Discrete/Logic

= Date Code

XXX = Specific Device Code

= Pb-Free Package

XXX = Specific Device Code

= Assembly Location

= Year W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

Μ

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

**DOCUMENT NUMBER:** 

98ARB18753C

Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

**DESCRIPTION:** 

TSOP-5 3.00x1.50x0.95, 0.95P

PAGE 1 OF 1

onsemi and ONSEMi, are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





#### SOIC-8 NB CASE 751-07 **ISSUE AK**

**DATE 16 FEB 2011** 



XS

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |         | INC       | HES   |  |
|-----|-------------|---------|-----------|-------|--|
| DIM | MIN         | MAX     | MIN       | MAX   |  |
| Α   | 4.80        | 5.00    | 0.189     | 0.197 |  |
| В   | 3.80        | 4.00    | 0.150     | 0.157 |  |
| С   | 1.35        | 1.75    | 0.053     | 0.069 |  |
| D   | 0.33        | 0.51    | 0.013     | 0.020 |  |
| G   | 1.27        | 7 BSC   | 0.050 BSC |       |  |
| Н   | 0.10        | 0.25    | 0.004     | 0.010 |  |
| J   | 0.19        | 0.25    | 0.007     | 0.010 |  |
| K   | 0.40        | 1.27    | 0.016     | 0.050 |  |
| М   | 0 °         | 0 ° 8 ° |           | 8 °   |  |
| N   | 0.25        | 0.50    | 0.010     | 0.020 |  |
| S   | 5.80        | 6.20    | 0.228     | 0.244 |  |

### **SOLDERING FOOTPRINT\***

0.25 (0.010) M Z Y S



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location = Wafer Lot

= Year = Work Week W = Pb-Free Package

XXXXXX XXXXXX AYWW AYWW H  $\mathbb{H}$ Discrete **Discrete** (Pb-Free)

XXXXXX = Specific Device Code = Assembly Location Α

ww = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 1 OF 2 |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

#### SOIC-8 NB CASE 751-07 ISSUE AK

STYLE 3:

STYLE 2:

#### **DATE 16 FEB 2011**

STYLE 4:

| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE                                                                            | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1                              | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1                            | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE                                                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8. EMITTER  STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                   | 8. EMITTER, #1  STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                                    | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd                    | 8. COMMON CATHODE  STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1           |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND                                                              | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                                               | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                 |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                     | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON               | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC                                                                                          | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                                             | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                   |
| STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6                                        | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                      |
| STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT                                                                                         | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                    | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                            | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V MON 6. VBULK 7. VBULK 8. VIN                                                                        |
| STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                        | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                           |                                                                                                                                                     |                                                                                                                                                                         |

| DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when accessed directly from the Document Hepository.  Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                | PAGE 2 OF 2 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

STYLE 1:





#### Micro8 CASE 846A-02 ISSUE K

**DATE 16 JUL 2020** 



**♦** 0.08 (0.003)**₩** C BS AS NOTE 3 TOP VIEW





END VIEW

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- CONTROLLING DIMENSION: MILLIMETERS
- DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.10 mm IN EXCESS OF MAXIMUM MATERIAL CONDITION.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER SIDE. DIMENSION E DDES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 mm PER SIDE. DIMENSIONS D AND E ARE DETERMINED AT DATUM F.
- DATUMS A AND B ARE TO BE DETERMINED AT DATUM F.
- A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.



MOUNTING FOOTPRINT

| DIM | MILLIMETERS |      |      |
|-----|-------------|------|------|
| MIM | MIN.        | N□M. | MAX. |
| Α   |             |      | 1.10 |
| A1  | 0.05        | 0.08 | 0.15 |
| b   | 0.25        | 0.33 | 0.40 |
| c   | 0.13        | 0.18 | 0.23 |
| D   | 2.90        | 3.00 | 3.10 |
| Е   | 2.90        | 3.00 | 3.10 |
| е   | 0.65 BSC    |      |      |
| HE  | 4.75        | 4.90 | 5.05 |
| L   | 0.40        | 0.55 | 0.70 |

#### **GENERIC MARKING DIAGRAM\***



XXXX = Specific Device Code Α = Assembly Location

Υ = Year W = Work Week = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1:                 | STYLE 2:                   | STYLE 3:        |
|--------------------------|----------------------------|-----------------|
| PIN 1. SOURCE            | PIN 1. SOURCE 1            | PIN 1. N-SOURCE |
| <ol><li>SOURCE</li></ol> | 2. GATE 1                  | 2. N-GATE       |
| <ol><li>SOURCE</li></ol> | <ol><li>SOURCE 2</li></ol> | 3. P-SOURCE     |
| <ol><li>GATE</li></ol>   | 4. GATE 2                  | 4. P-GATE       |
| <ol><li>DRAIN</li></ol>  | 5. DRAIN 2                 | 5. P-DRAIN      |
| <ol><li>DRAIN</li></ol>  | 6. DRAIN 2                 | 6. P-DRAIN      |
| 7. DRAIN                 | 7. DRAIN 1                 | 7. N-DRAIN      |
| 8. Drain                 | 8. DRAIN 1                 | 8. N-DRAIN      |

| DOCUMENT NUMBER: | 98ASB14087C | Electronic versions are uncontrolled except when accessed directly from the Document Repositive Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | MICRO8      |                                                                                                                                                                                 | PAGE 1 OF 1 |

onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales