# Closed Loop Brushless Motor Adapter

The MC33039 is a high performance closed-loop speed control adapter specifically designed for use in brushless DC motor control systems. Implementation will allow precise speed regulation without the need for a magnetic or optical tachometer. This device contains three input buffers each with hysteresis for noise immunity, three digital edge detectors, a programmable monostable, and an internal shunt regulator. Also included is an inverter output for use in systems that require conversion of sensor phasing. Although this device is primarily intended for use with the MC33035 brushless motor controller, it can be used cost effectively in many other closed-loop speed control applications.

## **Features**

- Digital Detection of Each Input Transition for Improved Low Speed Motor Operation
- TTL Compatible Inputs With Hysteresis
- Operation Down to 5.5 V for Direct Powering from MC33035 Reference
- Internal Shunt Regulator Allows Operation from a Non–Regulated Voltage Source
- Inverter Output for Easy Conversion between 60°/300° and 120°/240° Sensor Phasing Conventions
- Pb-Free Packages are Available



**Representative Block Diagram** 

1



## ON Semiconductor®

http://onsemi.com



PDIP-8



**MARKING** 



SOIC-8 D SUFFIX CASE 751

**P SUFFIX** 

**CASE 626** 



A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or = Pb-Free Package

#### **PIN CONNECTIONS**



### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

#### **MAXIMUM RATINGS**

| Rating                                                                                                                                 | Symbol                             | Value                     | Unit       |
|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------------|------------|
| V <sub>CC</sub> Zener Current                                                                                                          | I <sub>Z(V<sub>CC</sub>)</sub>     | 30                        | mA         |
| Logic Input Current (Pins 1, 2, 3)                                                                                                     | I <sub>IH</sub>                    | 5.0                       | mA         |
| Output Current (Pins 4, 5), Sink or Source                                                                                             | I <sub>DRV</sub>                   | 20                        | mA         |
| Power Dissipation and Thermal Characteristics  Maximum Power Dissipation @ T <sub>A</sub> = +85°C  Thermal Resistance, Junction-to-Air | P <sub>D</sub><br>R <sub>θJA</sub> | 650<br>100                | mW<br>°C/W |
| Operating Junction Temperature                                                                                                         | T <sub>J</sub>                     | +150                      | °C         |
| Operating Ambient Temperature Range<br>MC33039<br>NCV33039                                                                             | T <sub>A</sub>                     | -40 to +85<br>-40 to +125 | °C         |
| Storage Temperature Range                                                                                                              | T <sub>stg</sub>                   | -65 to +150               | °C         |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

## **ELECTRICAL CHARACTERISTICS** (V<sub>CC</sub> = 6.25 V, R<sub>T</sub> = 10 k, C<sub>T</sub> = 22 nF, T<sub>A</sub> = 25°C, unless otherwise noted)

| Characteristic                                                             | Symbol              | Min   | Тур   | Max   | Unit |
|----------------------------------------------------------------------------|---------------------|-------|-------|-------|------|
| LOGIC INPUTS                                                               | <u> </u>            |       |       |       |      |
| Input Threshold Voltage                                                    |                     |       |       |       | V    |
| High State                                                                 | $V_{IH}$            | 2.4   | 2.1   | _     |      |
| Low State                                                                  | $V_{IL}$            | -     | 1.4   | 1.0   |      |
| Hysteresis                                                                 | $V_{H}$             | 0.4   | 0.7   | 0.9   |      |
| Input Current                                                              | I <sub>IH</sub>     |       |       |       | μΑ   |
| High State (V <sub>IH</sub> = 5.0 V)                                       |                     |       |       |       |      |
| ФΑ                                                                         |                     | - 40  | - 60  | - 80  |      |
| $\phi_{B},\phi_{C}$                                                        |                     | -     | - 0.3 | - 5.0 |      |
| Low State $(V_{IL} = 0 V)$                                                 | I <sub>IL</sub>     |       |       |       |      |
| ФА                                                                         |                     | - 190 | - 300 | - 380 |      |
| <b>φ</b> В, <b>ф</b> С                                                     |                     | _     | - 0.3 | - 5.0 |      |
| MONOSTABLE AND OUTPUT SECTIONS                                             |                     |       |       |       |      |
| Output Voltage                                                             | V <sub>OH</sub>     |       |       |       | V    |
| High State                                                                 |                     |       |       |       |      |
| $f_{out}$ ( $I_{source} = 5.0 \text{ mA}$ )                                |                     | 3.60  | 3.95  | 4.20  |      |
| $\phi_{A}^{-}$ (I <sub>source</sub> = 2.0 mA)                              |                     | 4.20  | 4.75  | -     |      |
| Low State                                                                  | V <sub>OL</sub>     |       |       |       |      |
| $f_{out} (I_{sink} = 10 \text{ mA})$                                       |                     | -     | 0.25  | 0.50  |      |
| $\phi_{A}^{-}$ ( $I_{sink} = 10 \text{ mA}$ )                              |                     | _     | 0.25  | 0.50  |      |
| Capacitor C <sub>T</sub> Discharge Current                                 | I <sub>dischg</sub> | 20    | 35    | 60    | mA   |
| Output Pulse Width (Pin 5)                                                 | t <sub>PW</sub>     | 205   | 225   | 245   | μs   |
| POWER SUPPLY SECTION                                                       |                     | •     | •     |       |      |
| Power Supply Operating Voltage Range                                       | V <sub>CC</sub>     | 5.5   | -     | VZ    | V    |
| MC33039 ( $T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C}$ )            |                     |       |       |       |      |
| NCV33039 ( $T_A = -40^{\circ} \text{ to } +125^{\circ}\text{C}$ )          |                     |       |       |       |      |
| Power Supply Current                                                       | I <sub>CC</sub>     | 1.8   | 3.9   | 5.0   | mA   |
| Zener Voltage (I <sub>Z</sub> = 10 mA)                                     | V <sub>Z</sub>      | 7.5   | 8.25  | 9.0   | V    |
| Zener Dynamic Impedance ( $\Delta I_Z = 10$ mA to 20 mA, f $\leq 1.0$ kHz) | Z <sub>ka</sub>     | _     | 2.0   | 5.0   | Ω    |



Figure 1. Typical Three Phase, Six Step Motor Application

#### **OPERATING DESCRIPTION**

The MC33039 provides an economical method of implementing closed–loop speed control of brushless DC motors by eliminating the need for a magnetic or optical tachometer. Shown in the timing diagram of Figure 1, the three inputs (Pins 1, 2, 3) monitor the brushless motor rotor position sensors. Each sensor signal transition is digitally detected, OR'ed at the Latch 'Set' Input, and causes  $C_T$  to discharge. A corresponding output pulse is generated at  $f_{out}$  (Pin 5) of a defined amplitude, and programmable width determined by the values selected for  $R_T$  and  $C_T$  (Pin 6). The average voltage of the output pulse train increases with motor speed. When fed through a low pass filter or integrator, a DC voltage proportional to speed is generated. Figure 2 shows the proper connections for a typical closed

loop application using the MC33035 brushless motor controller. Constant speed operation down to 100 RPM is possible with economical three phase four pole motors.

The  $\phi_A$  inverter output (Pin 4) is used in systems where the controller and motor sensor phasing conventions are not compatible. A method of converting from either convention to the other is shown in Figure 3. For a more detailed explanation of this subject, refer to the text above Figure 39 on the MC33035 data sheet.

The output pulse amplitude  $V_{OH}$  is constant with temperature and controlled by the supply voltage on  $V_{CC}$  (Pin 8). Operation down to 5.5 V is guaranteed over temperature. For systems without a regulated power supply, an internal 8.25 V shunt regulator is provided.



Figure 2. Typical Closed Loop Speed Control Application



Figure 3. f<sub>out</sub>, Pulse Width versus Timing Resistor



Figure 4. f<sub>out</sub>, Pulse Width Change versus Temperature



Figure 5. f<sub>out</sub>, Pulse Width Change versus Supply Voltage



Figure 6. Supply Current versus Supply Voltage



Figure 7. f<sub>out</sub>, Saturation versus Load Current



Figure 8. f<sub>out</sub>, Saturation Change versus Temperature

## **ORDERING INFORMATION**

| Device        | Operating Temperature Range                          | Package | Shipping <sup>†</sup> |
|---------------|------------------------------------------------------|---------|-----------------------|
| MC33039D      |                                                      |         | 00 Heile / Deil       |
| MC33039DG     | T <sub>A</sub> = -40°C to +85°C                      | 2010.0  | 98 Units / Rail       |
| MC33039DR2    |                                                      | SOIC-8  | /-                    |
| MC33039DR2G   |                                                      |         | 2500 / Tape & Reel    |
| MC33039P      |                                                      | 5515.4  |                       |
| MC33039PG     |                                                      | PDIP-8  | 50 Units / Rail       |
| NCV33039DR2*  | T 1000 1000                                          | 2010 -  | /-                    |
| NCV33039DR2G* | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | SOIC-8  | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
\*NCV33039: T<sub>low</sub> = -40C, T<sub>high</sub> = +125C. Guaranteed by design. NCV prefix is for automotive and other applications requiring site and change control.





PDIP-8 CASE 626-05 **ISSUE P** 

**DATE 22 APR 2015** 





NOTE 5



STYLE 1: PIN 1. AC IN 2. DC + IN 3. DC - IN 4. AC IN

5. GROUND 6. OUTPUT

7. AUXILIARY 8. V<sub>CC</sub>

#### NOTES

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: INCHES.
  DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACK-
- AGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3.
  DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH.
- DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C.
- 6. DIMENSION eB IS MEASURED AT THE LEAD TIPS WITH THE
- DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY.
- 8. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE CORNERS).

|     | INCHES      |       | MILLIM | ETERS |
|-----|-------------|-------|--------|-------|
| DIM | MIN         | MAX   | MIN    | MAX   |
| Α   |             | 0.210 |        | 5.33  |
| A1  | 0.015       |       | 0.38   |       |
| A2  | 0.115       | 0.195 | 2.92   | 4.95  |
| b   | 0.014       | 0.022 | 0.35   | 0.56  |
| b2  | 0.060 TYP   |       | 1.52   | TYP   |
| С   | 0.008 0.014 |       | 0.20   | 0.36  |
| D   | 0.355       | 0.400 | 9.02   | 10.16 |
| D1  | 0.005       |       | 0.13   |       |
| Е   | 0.300       | 0.325 | 7.62   | 8.26  |
| E1  | 0.240       | 0.280 | 6.10   | 7.11  |
| е   | 0.100 BSC   |       | 2.54   | BSC   |
| eВ  |             | 0.430 |        | 10.92 |
| L   | 0.115       | 0.150 | 2.92   | 3.81  |
| M   |             | 10°   |        | 10°   |

## **GENERIC MARKING DIAGRAM\***



XXXX = Specific Device Code = Assembly Location WL = Wafer Lot

YY = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98ASB42420B | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED" |             |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | PDIP-8      |                                                                                                                                               | PAGE 1 OF 1 |

onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





## SOIC-8 NB CASE 751-07 **ISSUE AK**

**DATE 16 FEB 2011** 



XS

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |      | MILLIMETERS INCHES |       |  | HES |
|-----|-------------|------|--------------------|-------|--|-----|
| DIM | MIN         | MAX  | MIN                | MAX   |  |     |
| Α   | 4.80        | 5.00 | 0.189              | 0.197 |  |     |
| В   | 3.80        | 4.00 | 0.150              | 0.157 |  |     |
| С   | 1.35        | 1.75 | 0.053              | 0.069 |  |     |
| D   | 0.33        | 0.51 | 0.013              | 0.020 |  |     |
| G   | 1.27 BSC    |      | 0.050 BSC          |       |  |     |
| Н   | 0.10        | 0.25 | 0.004              | 0.010 |  |     |
| J   | 0.19        | 0.25 | 0.007              | 0.010 |  |     |
| K   | 0.40        | 1.27 | 0.016              | 0.050 |  |     |
| М   | 0 °         | 8 °  | 0 °                | 8 °   |  |     |
| N   | 0.25        | 0.50 | 0.010              | 0.020 |  |     |
| S   | 5.80        | 6.20 | 0.228              | 0.244 |  |     |

## **SOLDERING FOOTPRINT\***

0.25 (0.010) M Z Y S



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location = Wafer Lot

= Year = Work Week W = Pb-Free Package

XXXXXX XXXXXX AYWW AYWW H  $\mathbb{H}$ Discrete **Discrete** (Pb-Free)

XXXXXX = Specific Device Code = Assembly Location Α

ww = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

## **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED ( |             |
|------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                             | PAGE 1 OF 2 |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

## SOIC-8 NB CASE 751-07 ISSUE AK

## **DATE 16 FEB 2011**

| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER                                                                 | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1                          | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1                                                   | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                               | STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                                                               | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd STYLE 11:                                 | STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2                                                                                                                       |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND                                                                         | PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                                                                                | PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                                   |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                                | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON                                      | STYLE 16:  PIN 1. EMITTER, DIE #1  2. BASE, DIE #1  3. EMITTER, DIE #2  4. BASE, DIE #2  5. COLLECTOR, DIE #2  6. COLLECTOR, DIE #2  7. COLLECTOR, DIE #1  8. COLLECTOR, DIE #1 |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V10UT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC                                                                                          | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                            | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2                                                                                           | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN                                                                                             |
| 5. RXE 6. VEE 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6            | 8. CAHOUE  STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | 7. DHAIN 1 8. MIRROR 1 STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                              |
| STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT                                                                                         | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                               | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                                                   | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN                                                                                |
| STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                        | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                                      |                                                                                                                                                                            |                                                                                                                                                                                 |

| DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                | PAGE 2 OF 2 |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales