











**TLC5940** SLVS515D - DECEMBER 2004-REVISED NOVEMBER 2015

# TLC5940 16-Channel LED Driver With DOT Correction and Grayscale PWM Control

#### **Features**

- 16 Channels
- 12 bit (4096 Steps) Grayscale PWM Control
- **Dot Correction** 
  - 6 bit (64 Steps)
  - Storable in Integrated EEPROM
- Drive Capability (Constant-Current Sink)
  - 0 mA to 60 mA (V<sub>CC</sub> < 3.6 V)
  - 0 mA to 120 mA ( $V_{CC} > 3.6 \text{ V}$ )
- LED Power Supply Voltage up to 17 V
- $V_{CC} = 3 \text{ V to } 5.5 \text{ V}$
- Serial Data Interface
- Controlled In-Rush Current
- 30 MHz Data Transfer Rate
- CMOS Level I/O
- **Error Information** 
  - LOD: LED Open Detection
  - TEF: Thermal Error Flag

# **Applications**

- Monocolor, Multicolor, Full-Color LED Displays
- LED Signboards
- **Display Backlighting**
- General, High-Current LED Drive

# 3 Description

The TLC5940 is a 16-channel, constant-current sink LED driver. Each channel has an individually adjustable 4096-step grayscale PWM brightness control and a 64-step, constant-current sink (dot correction). The dot correction adjusts the brightness variations between LED channels and other LED drivers. The dot correction data is stored in an integrated EEPROM. Both grayscale control and dot correction are accessible through a serial interface. A single external resistor sets the maximum current value of all 16 channels.

The TLC5940 features two error information circuits. The LED open detection (LOD) indicates a broken or disconnected LED at an output terminal. The thermal error flag (TEF) indicates an overtemperature condition.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)    |  |  |
|-------------|-------------|--------------------|--|--|
|             | PDIP (28)   | 35.69 mm × 6.73 mm |  |  |
| TLC5940     | HTSSOP (28) | 9.70 mm × 4.40 mm  |  |  |
|             | VQFN (32)   | 5.00 mm × 5.00 mm  |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

### **Block Diagram**





| Table o | of Co | ntents |
|---------|-------|--------|
|---------|-------|--------|

| 1 | Features 1                           |    | 8.2 Functional Block Diagram                     | 13              |
|---|--------------------------------------|----|--------------------------------------------------|-----------------|
| 2 | Applications 1                       |    | 8.3 Feature Description                          | 13              |
| 3 | Description 1                        |    | 8.4 Device Functional Modes                      | 18              |
| 4 | Revision History2                    | 9  | Application and Implementation                   | 23              |
| 5 | Pin Configuration and Functions      |    | 9.1 Application Information                      | 23              |
| 6 | Specifications5                      |    | 9.2 Typical Application                          | 23              |
| Ū | 6.1 Absolute Maximum Ratings         | 10 | Power Supply Recommendations                     | 25              |
|   | 6.2 ESD Ratings                      | 11 | Layout                                           | 25              |
|   | 6.3 Recommended Operating Conditions |    | 11.1 Layout Guidelines                           | 25              |
|   | 6.4 Thermal Information              |    | 11.2 Layout Example                              | 25              |
|   | 6.5 Electrical Characteristics       |    | 11.3 Power Dissipation Calculation               | 26              |
|   | 6.6 Switching Characteristics 8      | 12 | Device and Documentation Support                 | <mark>27</mark> |
|   | 6.7 Typical Characteristics9         |    | 12.1 Community Resources                         | <mark>27</mark> |
| 7 | Parameter Measurement Information 11 |    | 12.2 Trademarks                                  | <mark>27</mark> |
|   | 7.1 Test Parameter Equations         |    | 12.3 Electrostatic Discharge Caution             | <mark>27</mark> |
| 8 | Detailed Description 13              |    | 12.4 Glossary                                    | 27              |
| - | 8.1 Overview                         | 13 | Mechanical, Packaging, and Orderable Information | 27              |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision C (October 2007) to Revision D

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.

#### Changes from Revision B (September 2007) to Revision C

Page



# 5 Pin Configuration and Functions





NC - No internal connection



#### Pin Functions

|                                  |         | DIN     |          | FIII       | Functions                                                                                                                                                                                                                                    |
|----------------------------------|---------|---------|----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN NAME DIP NO. PWP NO. RHB NO. |         |         | 5115.116 | TYPE       | DESCRIPTION                                                                                                                                                                                                                                  |
| NAME                             | DIP NO. | PWP NO. | RHB NO.  |            |                                                                                                                                                                                                                                              |
| BLANK                            | 23      | 2       | 31       | I          | Blank all outputs. When BLANK = H, all OUTn outputs are forced OFF. GS counter is also reset. When BLANK = L, OUTn are controlled by grayscale PWM control.                                                                                  |
| DCPRG                            | 19      | 26      | 25       | 1          | Switch DC data input. When DCPRG = L, DC is connected to EEPROM. When DCPRG = H, DC is connected to the DC register. DCPRG also controls EEPROM writing, when VPRG = $V_{(PRG)}$ . EEPROM data = 3 Fh (default)                              |
| GND                              | 22      | 1       | 30       | G          | Ground                                                                                                                                                                                                                                       |
| GSCLK                            | 18      | 25      | 24       | 1          | Reference clock for grayscale PWM control                                                                                                                                                                                                    |
| IREF                             | 20      | 27      | 26       | I          | Reference current terminal                                                                                                                                                                                                                   |
|                                  | _       | _       | 12       |            |                                                                                                                                                                                                                                              |
| NO                               | _       | 13      |          | Management |                                                                                                                                                                                                                                              |
| NC                               | _       | _       | 28       |            | No connection                                                                                                                                                                                                                                |
|                                  | _       | _       | 29       |            |                                                                                                                                                                                                                                              |
| OUT0                             | 28      | 7       | 4        | 0          | Constant current output                                                                                                                                                                                                                      |
| OUT1                             | 1       | 8       | 5        | 0          | Constant current output                                                                                                                                                                                                                      |
| OUT2                             | 2       | 9       | 6        | 0          | Constant current output                                                                                                                                                                                                                      |
| OUT3                             | 3       | 10      | 7        | 0          | Constant current output                                                                                                                                                                                                                      |
| OUT4                             | 4       | 11      | 8        | 0          | Constant current output                                                                                                                                                                                                                      |
| OUT5                             | 5       | 12      | 9        | 0          | Constant current output                                                                                                                                                                                                                      |
| OUT6                             | 6       | 13      | 10       | 0          | Constant current output                                                                                                                                                                                                                      |
| OUT7                             | 7       | 14      | 11       | 0          | Constant current output                                                                                                                                                                                                                      |
| OUT8                             | 8       | 15      | 14       | 0          | Constant current output                                                                                                                                                                                                                      |
| OUT9                             | 9       | 16      | 15       | 0          | Constant current output                                                                                                                                                                                                                      |
| OUT10                            | 10      | 17      | 16       | 0          | Constant current output                                                                                                                                                                                                                      |
| OUT11                            | 11      | 18      | 17       | 0          | Constant current output                                                                                                                                                                                                                      |
| OUT12                            | 12      | 19      | 18       | 0          | Constant current output                                                                                                                                                                                                                      |
| OUT13                            | 13      | 20      | 19       | 0          | Constant current output                                                                                                                                                                                                                      |
| OUT14                            | 14      | 21      | 20       | 0          | Constant current output                                                                                                                                                                                                                      |
| OUT15                            | 15      | 22      | 21       | 0          | Constant current output                                                                                                                                                                                                                      |
| SCLK                             | 25      | 4       | 1        | 1          | Serial data shift clock                                                                                                                                                                                                                      |
| SIN                              | 26      | 5       | 2        | 1          | Serial data input                                                                                                                                                                                                                            |
| SOUT                             | 17      | 24      | 23       | 0          | Serial data output                                                                                                                                                                                                                           |
| VCC                              | 21      | 28      | 27       | 1          | Power supply voltage                                                                                                                                                                                                                         |
| VPRG                             | 27      | 6       | 3        | 1          | Multifunction input pin. When VPRG = GND, the device is in GS mode. When VPRG = $V_{CC}$ , the device is in DC mode. When VPRG = $V_{(VPRG)}$ , DC register data can programmed into DC EEPROM with DCPRG=HIGH. EEPROM data = 3 Fh (default) |
| XERR                             | 16      | 23      | 22       | 0          | Error output. XERR is an open-drain terminal. XERR goes L when LOD or TEF is detected.                                                                                                                                                       |
| XLAT                             | 24      | 3       | 32       | 1          | Level triggered latch signal. When XLAT = high, the TLC5940 writes data from the input shift register to either GS register (VPRG = low) or DC register (VPRG = high). When XLAT = low, the data in GS or DC register is held constant.      |

Product Folder Links: TLC5940

omit Documentation Feedback



# 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       |                                                                                                                                  | MIN         | MAX                  | UNIT |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------|------|
|                                       | VCC                                                                                                                              | -0.3        | 6                    | ٧    |
| Input voltage (2)                     | $\begin{array}{c} V_{(BLANK)}, \ V_{(DCPRG)}, \ V_{(SCLK)}, \ V_{(XLAT)}, \ V_{(SIN)}, \\ V_{(GSCLK)}, \ V_{(IREF)} \end{array}$ | -0.3        | V <sub>CC</sub> +0.3 | ٧    |
| Output voltage                        | $V_{(SOUT)}, V_{(XERR)}$                                                                                                         | -0.3        | V <sub>CC</sub> +0.3 | V    |
| Output voltage                        | V <sub>(OUT0)</sub> to V <sub>(OUT15)</sub>                                                                                      | -0.3        | 18                   | V    |
| Output current (dc)                   |                                                                                                                                  |             | 130                  | mA   |
| EEPROM program range                  | $V_{(VPRG)}$                                                                                                                     | -0.3        | 24                   | V    |
| EEPROM write cycles                   |                                                                                                                                  |             | 50                   |      |
| Storage temperature, T <sub>stg</sub> |                                                                                                                                  | <b>-</b> 55 | 150                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operting Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|   |                    |                         |                                                                     | VALUE | UNIT |
|---|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|   |                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| ٧ | / <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

|                                    |                                                            |                                        | MIN                 | NOM | MAX                 | UNIT |
|------------------------------------|------------------------------------------------------------|----------------------------------------|---------------------|-----|---------------------|------|
| DC CHA                             | RACTERISTICS                                               |                                        |                     |     |                     |      |
| V <sub>CC</sub>                    | Supply Voltage                                             |                                        | 3                   |     | 5.5                 | V    |
| V <sub>O</sub>                     | Voltage applied to output (Ol                              | JT0-OUT15)                             |                     |     | 17                  | V    |
| V <sub>IH</sub>                    | High-level input voltage                                   |                                        | 0.8 V <sub>CC</sub> |     | V <sub>CC</sub>     | V    |
| V <sub>IL</sub>                    | Low-level input voltage                                    |                                        | GND                 |     | 0.2 V <sub>CC</sub> | V    |
| I <sub>OH</sub>                    | High-level output current                                  | V <sub>CC</sub> = 5 V at SOUT          |                     |     | -1                  | mA   |
| I <sub>OL</sub>                    | Low-level output current                                   | V <sub>CC</sub> = 5 V at SOUT, XERR    |                     |     | 1                   | mA   |
|                                    | Constant output current                                    | OUT0 to OUT15, V <sub>CC</sub> < 3.6 V |                     |     | 60                  | mA   |
| IOLC                               |                                                            | OUT0 to OUT15, V <sub>CC</sub> > 3.6 V |                     |     | 120                 | mA   |
| V <sub>(VPRG)</sub>                | EEPROM program voltage                                     |                                        | 20                  | 22  | 23                  | V    |
| T <sub>A</sub>                     | Operating free-air temperatur                              | e range                                | -40                 |     | 85                  | °C   |
|                                    | RACTERISTICS<br>/ to 5.5 V, T <sub>A</sub> = -40°C to 85°C | (unless otherwise noted)               |                     |     |                     |      |
| f <sub>(SCLK)</sub>                | Data shift clock frequency                                 | SCLK                                   |                     |     | 30                  | MHz  |
| f <sub>(GSCLK)</sub>               | Grayscale clock frequency                                  | GSCLK                                  |                     |     | 30                  | MHz  |
| t <sub>wh0</sub> /t <sub>wl0</sub> | SCLK pulse duration                                        | SCLK = H/L (see Figure 11)             | 16                  |     |                     | ns   |
| t <sub>wh1</sub> /t <sub>wl1</sub> | GSCLK pulse duration                                       | GSCLK = H/L (see Figure 11)            | 16                  |     |                     | ns   |
| t <sub>wh2</sub>                   | XLAT pulse duration                                        | XLAT = H (see Figure 11)               | 20                  |     |                     | ns   |
| t <sub>wh3</sub>                   | BLANK pulse duration                                       | BLANK = H (see Figure 11)              | 20                  |     |                     | ns   |

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# **Recommended Operating Conditions (continued)**

|                   |            |                                              | MIN | NOM | MAX | UNIT |
|-------------------|------------|----------------------------------------------|-----|-----|-----|------|
| t <sub>su0</sub>  |            | SIN to SCLK ↑ <sup>(1)</sup> (see Figure 11) | 5   |     |     | ns   |
| t <sub>su1</sub>  | +          | SCLK ↓ to XLAT ↑ (see Figure 11)             | 10  |     |     | ns   |
| t <sub>su2</sub>  |            | VPRG ↑ ↓ to SCLK ↑ (see Figure 11)           | 10  |     |     | ns   |
| t <sub>su3</sub>  | Setup time | VPRG ↑ ↓XLAT ↑ (see Figure 11)               | 10  |     |     | ns   |
| t <sub>su4</sub>  |            | BLANK ↓ to GSCLK ↑ (see Figure 11)           | 10  |     |     | ns   |
| t <sub>su5</sub>  |            | XLAT ↑ to GSCLK ↑ (see Figure 11)            | 30  |     |     | ns   |
| t <sub>su6</sub>  |            | VPRG ↑ to DCPRG ↑ (see Figure 16)            | 1   |     |     | ms   |
| t <sub>h0</sub>   |            | SCLK ↑ to SIN (see Figure 11)                | 3   |     |     | ns   |
| t <sub>h1</sub>   |            | XLAT ↓ to SCLK ↑ (see Figure 11)             | 10  |     |     | ns   |
| t <sub>h2</sub>   | Hold Time  | SCLK ↑ to VPRG ↑ ↓ (see Figure 11)           | 10  |     |     | ns   |
| t <sub>h3</sub>   | Hold Time  | XLAT ↓ to VPRG ↑ ↓ (see Figure 11)           | 10  |     |     | ns   |
| t <sub>h4</sub>   |            | GSCLK ↑ to BLANK ↑ (see Figure 11)           | 10  |     |     | ns   |
| t <sub>h5</sub>   |            | DCPRG ↓ to VPRG ↓ (see Figure 11)            | 1   |     |     | ms   |
| t <sub>prog</sub> |            | Programming time for EEPROM (see Figure 16)  | 20  |     |     | ms   |

<sup>(1)</sup>  $\ \uparrow$  and  $\downarrow$  indicates a rising edge, and a falling edge respectively.

### 6.4 Thermal Information

|                        |                                              | TLC          |            |      |
|------------------------|----------------------------------------------|--------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | PWP (HTSSOP) | RHB (VQFN) | UNIT |
|                        |                                              | 28 PINS      | 32 PINS    |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 36.7         | 34.3       | °C/W |
| R <sub>0JC(top)</sub>  | Junction-to-case (top) thermal resistance    | 18.9         | 36.8       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 15.9         | 8.5        | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 0.6          | 0.3        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 15.8         | 8.7        | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 2.3          | 1.6        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



#### 6.5 Electrical Characteristics

 $V_{CC} = 3 \text{ V to } 5.5 \text{ V}, T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$  (unless otherwise noted)

|                      | PARAMETER                                   | TEST CONDITIONS                                                                                                  | MIN                  | TYP          | MAX  | UNIT |
|----------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------|--------------|------|------|
| V <sub>OH</sub>      | High-level output voltage                   | I <sub>OH</sub> = -1 mA, SOUT                                                                                    | V <sub>CC</sub> -0.5 |              |      | V    |
| V <sub>OL</sub>      | Low-level output voltage                    | I <sub>OL</sub> = 1 mA, SOUT                                                                                     |                      |              | 0.5  | V    |
|                      |                                             | $V_{I} = V_{CC}$ or GND; BLANK, DCPRG, GSCLK, SCLK, SIN, XLAT                                                    | -1                   |              | 1    |      |
| II                   | Input current                               | V <sub>I</sub> = GND; VPRG                                                                                       | -1                   |              | 1    | μA   |
|                      |                                             | $V_I = V_{CC}$ ; VPRG                                                                                            |                      |              | 50   |      |
|                      |                                             | $V_I = 22 \text{ V}; \text{ VPRG}; \text{ DCPRG} = V_{CC}$                                                       |                      | 4            | 10   | mA   |
|                      |                                             | No data transfer, all output OFF, $V_O = 1 \text{ V}, \text{ R}_{(IREF)} = 10 \text{ k}\Omega$                   |                      | 0.9          | 6    |      |
| L                    | Supply current                              | No data transfer, all output OFF, $V_O = 1 \text{ V}, \text{ R}_{(IREF)} = 1.3 \text{ k}\Omega$                  |                      | 5.2          | 12   | mA   |
| I <sub>CC</sub>      | Зирріу сипені                               | Data transfer 30MHz, all output ON, $V_O = 1 \text{ V}, \text{ R}_{(IREF)} = 1.3 \text{ k}\Omega$                |                      | 16           | 25   | ША   |
|                      |                                             | Data transfer 30MHz, all output ON, $V_O = 1 \text{ V}, R_{(IREF)} = 640 \Omega$                                 |                      | 30           | 60   |      |
| $I_{O(LC)}$          | Constant sink current (see Figure 10)       | All output ON, $V_O = 1 \text{ V}$ , $R_{(IREF)} = 640 \Omega$                                                   | 54                   | 61           | 69   | mA   |
| I <sub>lkg</sub>     | Leakage output current                      | All output OFF, $V_0$ = 15 V, $R_{(IREF)}$ = 640 $\Omega$ , OUT0 to OUT15                                        |                      |              | 0.1  | μΑ   |
|                      | Constant sink current error (see Figure 10) | All output ON, $V_O$ = 1 V, $R_{(IREF)}$ = 640 $\Omega$ , OUT0 to OUT15, -20°C to 85°C                           |                      | ±1%          | ±4%  |      |
| A.1                  |                                             | All output ON, $V_O$ = 1V, $R_{(IREF)}$ = 640 $\Omega$ , OUT0 to OUT15 <sup>(1)</sup>                            |                      | ±1%          | ±8%  |      |
| ΔI <sub>O(LC0)</sub> |                                             | All output ON, $V_O$ = 1V, $R_{(IREF)}$ = 320 $\Omega$ , OUT0 to OUT15, -20°C to 85°C                            |                      | ±1%          | ±6%  |      |
|                      |                                             | All output ON, $V_O$ = 1V, $R_{(IREF)}$ = 320 $\Omega$ , $V_{CC}$ = 4.5 V to 5.5 V, OUT0 to OUT15 <sup>(1)</sup> |                      | ±1%          | ±8%  |      |
| $\Delta I_{O(LC1)}$  | Constant sink current error (see Figure 10) | Device to device, Averaged current from OUT0 to OUT15, $R_{(IREF)} = 1920 \Omega (20 \text{ mA})^{(2)}$          |                      | -2%<br>+0.4% | ±4%  |      |
| $\Delta I_{O(LC2)}$  | Constant sink current error (see Figure 10) | Device to device, Averaged current from OUT0 to OUT15, $R_{(IREF)} = 480 \Omega (80 \text{ mA})^{(2)}$           |                      | -2.7%<br>+2% | ±4%  |      |
| A.1                  | Line negation (see Figure 40)               | All output ON, $V_O$ = 1V, $R_{(IREF)}$ = 640 $\Omega$ OUT0 to OUT15, $V_{CC}$ = 3 V to 5.5 $V^{(3)}$            |                      | ±1           | ±4   | %/V  |
| ΔI <sub>O(LC3)</sub> | Line regulation (see Figure 10)             | All output ON, $V_O$ = 1V, $R_{(IREF)}$ = 320 $\Omega$ , OUT0 to OUT15, $V_{CC}$ = 3 V to 5.5 V $^{(3)}$         |                      | ±1           | ±6   | %/V  |
| Δ1                   | Load regulation (see                        | All output ON, $V_O$ = 1 V to 3 V, $R_{(IREF)}$ = 640 $\Omega$ , OUT0 to OUT15 $^{(4)}$                          |                      | ±2           | ±6   | %/V  |
| $\Delta I_{O(LC4)}$  | Figure 10)                                  | All output ON, $V_O = 1$ V to 3 V, $R_{(IREF)} = 320 \Omega$ , OUT0 to OUT15 <sup>(4)</sup>                      |                      | ±2           | ±8   | %/V  |
| T <sub>(TEF)</sub>   | Thermal error flag threshold                | Junction temperature <sup>(5)</sup>                                                                              | 150                  |              | 170  | °C   |
| V <sub>(LED)</sub>   | LED open detection threshold                |                                                                                                                  |                      | 0.3          | 0.4  | V    |
| V <sub>(IREF)</sub>  | Reference voltage output                    | $R_{(IREF)} = 640 \Omega$                                                                                        | 1.20                 | 1.24         | 1.28 | V    |

<sup>(1)</sup> The deviation of each output from the average of OUT0-15 constant current. It is calculated by Equation 1 in Test Parameter Equations.

The deviation of average of OUT1-15 constant current from the ideal constant-current value. It is calculated by Equation 2 in *Test Parameter Equations*. The ideal current is calculated by Equation 3 in *Test Parameter Equations*.

The line regulation is calculated by Equation 4 in *Test Parameter Equations*. The load regulation is calculated by Equation 5 in *Test Parameter Equations*.

Not tested. Specified by design



# 6.6 Switching Characteristics

 $V_{CC}$  = 3V to 5.5V,  $T_A$  = -40°C to 85°C (unless otherwise noted)

|                     | PARAMETER              | TEST CONDITIONS                                                                  | MIN | TYP | MAX  | UNIT |
|---------------------|------------------------|----------------------------------------------------------------------------------|-----|-----|------|------|
| t <sub>rO</sub>     | Dina tima              | SOUT                                                                             |     |     | 16   | 20   |
| t <sub>r1</sub>     | Rise time              | OUTn, $V_{CC} = 5 \text{ V}$ , $T_A = 60^{\circ}\text{C}$ , $DCn = 3 \text{ Fh}$ |     | 10  | 30   | ns   |
| t <sub>fO</sub>     | Fall time              | SOUT                                                                             |     |     | 16   |      |
| t <sub>f1</sub>     | Fall time              | OUTn, V <sub>CC</sub> = 5 V, T <sub>A</sub> = 60°C, DCn = 3 Fh                   |     | 10  | 30   | ns   |
| t <sub>pd0</sub>    |                        | SCLK to SOUT (see Figure 11)                                                     |     |     | 30   | ns   |
| t <sub>pd1</sub>    |                        | BLANK to OUT0                                                                    |     |     | 60   | ns   |
| t <sub>pd2</sub>    | Dranagation delay time | OUTn to XERR (see Figure 11)                                                     |     |     | 1000 | ns   |
| t <sub>pd3</sub>    | Propagation delay time | GSCLK to OUT0 (see Figure 11)                                                    |     |     | 60   | ns   |
| t <sub>pd4</sub>    |                        | XLAT to I <sub>OUT</sub> (dot correction) (see Figure 11)                        |     |     | 60   | ns   |
| t <sub>pd5</sub>    |                        | DCPRG to OUT0 (see Figure 11)                                                    |     |     | 30   | ns   |
| t <sub>d</sub>      | Output delay time      | OUTn to OUT(n+1) (see Figure 11)                                                 |     | 20  | 30   | ns   |
| t <sub>on-err</sub> | Output on-time error   | t <sub>outon</sub> T <sub>gsclk</sub> (see Figure 11), GSn = 01h, GSCLK = 11 MHz | 10  | -50 | -90  | ns   |

Submit Documentation Feedback



# 6.7 Typical Characteristics





# **Typical Characteristics (continued)**







### 7 Parameter Measurement Information

Resistor values are equivalent resistances, and they are not tested.



Figure 9. Input and Output Equivalent Circuits



#### **Parameter Measurement Information (continued)**



Figure 10. Parameter Measurement Circuits

#### 7.1 Test Parameter Equations

$$\Delta(\%) = \frac{I_{\text{OUTn}} - I_{\text{OUTavg}}_{0-15}}{I_{\text{OUTavg}}_{0-15}} \times 100$$
(1)

$$\Delta(\%) = \frac{I_{\text{OUT(IDEAL)}}}{I_{\text{OUT(IDEAL)}}} \times 100$$
(2)

$$I_{OUT(IDEAL)} = 31.5 \times \left(\frac{1.24 \text{V}}{\text{R}_{IREF}}\right) \tag{3}$$

$$\Delta(\%/V) = \frac{(I_{OUTn} \text{ at } V_{CC} = 5.5V) - (I_{OUTn} \text{ at } V_{CC} = 3.0V)}{(I_{OUTn} \text{ at } V_{CC} = 3.0V)} \times \frac{100}{2.5}$$
(4)

$$\Delta(\%/V) = \frac{(I_{OUTn} \text{ at } V_{OUTn} = 3.0V) - (I_{OUTn} \text{ at } V_{OUTn} = 1.0V)}{(I_{OUTn} \text{ at } V_{OUTn} = 1.0V)} \times \frac{100}{2.0}$$
(5)

Submit Documentation Feedback



# 8 Detailed Description

#### 8.1 Overview

The TLC5940 is a 16-channel constant current sink driver. Each channel has an individually-adjustable, 4096-step, pulse width modulation (PWM), grayscale (GS) brightness control, and a 64-step dot correction brightness control. GS data and DC data are input via a serial interface port. The dot correction data is stored in an integrated EEPROM. The TLC5940 has a 120-mA current capability. The maximum current value of all channels is determined by an external resistor. The TLC5940 has a LED open detection (LOD) function that indicates a broken or disconnected LED at an output terminal and a thermal error flag (TEF) indicates an overtemperature condition.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Serial Interface

The TLC5940 has a flexible serial interface, which can be connected to microcontrollers or digital signal processors in various ways. Only 3 pins are needed to input data into the device. The rising edge of SCLK signal shifts the data from the SIN pin to the internal register. After all data is clocked in, a high-level pulse of XLAT signal latches the serial data to the internal registers. The internal registers are level-triggered latches of XLAT signal. All data are clocked in with the MSB first. The length of serial data is 96 bit or 192 bit, depending on the programming mode. Grayscale data and dot correction data can be entered during a grayscale cycle. Although new grayscale data can be clocked in during a grayscale cycle, the XLAT signal should only latch the grayscale data at the end of the grayscale cycle. Latching in new grayscale data immediately overwrites the existing grayscale data. Figure 11 shows the timing chart. More than two TLC5940s can be connected in series by connecting an SOUT pin from one device to the SIN pin of the next device. An example of cascading two TLC5940s is shown in Figure 12 and the timing chart is shown in Figure 13. The SOUT pin can also be connected to the controller to receive status information from TLC5940 as shown in Figure 22.



# **Feature Description (continued)**



Figure 11. Serial Data Input Timing Chart



Figure 12. Cascading Two TLC5940 Devices

Submit Documentation Feedback



#### **Feature Description (continued)**



Figure 13. Timing Chart for Two Cascaded TLC5940 Devices

#### 8.3.2 Error Information Output

The open-drain output XERR is used to report both of the TLC5940 error flags, TEF and LOD. During normal operating conditions, the internal transistor connected to the XERR pin is turned off. The voltage on XERR is pulled up to  $V_{CC}$  through an external pullup resistor. If TEF or LOD is detected, the internal transistor is turned on, and XERR is pulled to GND. Since XERR is an open-drain output, multiple ICs can be OR'ed together and pulled up to  $V_{CC}$  with a single pullup resistor. This reduces the number of signals needed to report a system error (see Figure 22).

To differentiate LOD and TEF signal from XERR pin, LOD can be masked out with BLANK = HIGH.

**Table 1. XERR Truth Table** 

| ERROR COM           | ERROR INFORMATION         |     | SIGNALS |       |      |
|---------------------|---------------------------|-----|---------|-------|------|
| TEMPERATURE         | OUTn VOLTAGE              | TEF | LOD     | BLANK | XERR |
| $T_J < T_{(TEF)}$   | Don't Care                | L   | X       | ш     | Н    |
| $T_J > T_{(TEF)}$   | Don't Care                | Н   | X       | Н     | L    |
| ТТ                  | OUTn > V <sub>(LED)</sub> | L   | L       |       | Н    |
| $T_{J} < T_{(TEF)}$ | OUTn < V <sub>(LED)</sub> | L   | Н       |       | L    |
| т. т                | OUTn > V <sub>(LED)</sub> | Н   | L       | L     | L    |
| $T_{J} > T_{(TEF)}$ | OUTn < V <sub>(LED)</sub> | Н   | Н       |       | L    |



#### 8.3.3 TEF: Thermal Error Flag

The TLC5940 provides a temperature error flag (TEF) circuit to indicate an overtemperature condition of the IC. If the junction temperature exceeds the threshold temperature (160°C typical), TEF becomes H and XERR pin goes to low level. When the junction temperature becomes lower than the threshold temperature, TEF becomes L and XERR pin becomes high impedance. TEF status can also be read out from the TLC5940 status register.

#### 8.3.4 LOD: LED Open Detection

The TLC5940 has an LED-open detector that detects broken or disconnected LEDs. The LED open detector pulls the XERR pin to GND when an open LED is detected. XERR and the corresponding error bit in the Status Information Data is only active under the following open-LED conditions.

- 1. OUTn is on and the time tpd2 (1 µs typical) has passed.
- 2. The voltage of OUTn is < 0.3 V (typical)

The LOD status of each output can be also read out from the SOUT pin. See STATUS INFORMATION OUTPUT section for details. The LOD error bits are latched into the Status Information Data when XLAT returns to a low after a high. Therefore, the XLAT pin must be pulsed high then low while XERR is active in order to latch the LOD error into the Status Information Data for subsequent reading via the serial shift register.

#### 8.3.5 Delay Between Outputs

The TLC5940 has graduated delay circuits between outputs. These circuits can be found in the constant current driver block of the device (see the functional block diagram). The fixed-delay time is 20 ns (typical), OUT0 has no delay, OUT1 has a 20-ns delay, and OUT2 has a 40-ns delay, etc. The maximum delay is 300 ns from OUT0 to OUT15. The delay works during switch on and switch off of each output channel. These delays prevent large inrush currents which reduces the bypass capacitors when the outputs turn on.

#### 8.3.6 Output Enable

All OUTn channels of the TLC5940 can be switched off with one signal. When BLANK is set high, all OUTn channels are disabled, regardless of logic operations of the device. The grayscale counter is also reset. When BLANK is set low, all OUTn channels work under normal conditions. If BLANK goes low and then back high again in less than 300 ns, all outputs programmed to turn on still turn on for either the programmed number of grayscale clocks, or the length of time that the BLANK signal was low, which ever is lower. For example, if all outputs are programmed to turn on for 1 ms, but the BLANK signal is only low for 200 ns, all outputs still turn on for 200 ns, even though some outputs are turning on after the BLANK signal has already gone high.

**Table 2. BLANK Signal Truth Table** 

| BLANK | OUT0 - OUT15     |
|-------|------------------|
| LOW   | Normal condition |
| HIGH  | Disabled         |

(6)



#### 8.3.7 Setting Maximum Channel Current

The maximum output current per channel is programmed by a single resistor,  $R_{(IREF)}$ , which is placed between IREF pin and GND pin. The voltage on IREF is set by an internal band gap  $V_{(IREF)}$  with a typical value of 1.24 V. The maximum channel current is equivalent to the current flowing through  $R_{(IREF)}$  multiplied by a factor of 31.5. The maximum output current per channel can be calculated by Equation 6.

$$I_{\text{max}} = \frac{V_{\text{(IREF)}}}{R_{\text{(IREF)}}} \times 31.5$$

where

 $I_{max}$  must be set between 5 mA and 120 mA. The output current may be unstable if  $I_{max}$  is set lower than 5 mA. Output currents lower than 5 mA can be achieved by setting Imax to 5 mA or higher and then using dot correction.

Figure 1 shows the maximum output current  $I_O$  versus  $R_{(IREF)}$ .  $R_{(IREF)}$  is the value of the resistor between IREF terminal to GND, and  $I_O$  is the constant output current of OUT0 to OUT15. A variable power supply may be connected to the IREF pin through a resistor to change the maximum output current per channel. The maximum output current per channel is 31.5 times the current flowing out of the IREF pin.



#### 8.4 Device Functional Modes

#### 8.4.1 Operating Modes

The TLC5940 has operating modes depending on the signals DCPRG and VPRG. Table 3 shows the available operating modes. The TPS5940 GS operating mode (see Figure 11) and shift register values are not defined after power up. One solution to solve this is to set dot correction data after TLS5940 power-up and switch back to GS PWM mode. The other solution is to overflow the input shift register with 193 bits of dummy data and latch it while TLS540 is in GS PWM mode. The values in the input shift register, DC register and GS register are unknown just after power on. The DC and GS register values should be properly stored through the serial interface before starting the operation.

SIGNAL INPUT SHIFT REGISTER MODE DC VALUE **DCPRG VPRG EEPROM** L **GND** 192 bit Grayscale PWM Mode Н DC Register **EEPROM** 1  $V_{CC}$ 96 bit Dot Correction Data Input Mode Н DC Register L **EEPROM** Χ **EEPROM Programming Mode** Н V<sub>(VPRG)</sub> Write dc register value to EEPROM. (Default data: 3Fh)

**Table 3. TLC5940 Operating Modes Truth Table** 

#### 8.4.2 Setting DOT Correction

The TLC5940 has the capability to fine adjust the output current of each channel OUT0 to OUT15 independently. This is also called dot correction. This feature is used to adjust the brightness deviations of LEDs connected to the output channels OUT0 to OUT15. Each of the 16 channels can be programmed with a 6-bit word. The channel output can be adjusted in 64 steps from 0% to 100% of the maximum output current  $I_{max}$ . Dot correction for all channels must be entered at the same time. Equation 7 determines the output current for each output n.

$$I_{OUTn} = I_{max} \times \frac{DCn}{63}$$

where

- I<sub>max</sub> = the maximum programmable output current for each output.
- DCn = the programmed dot correction value for output n (DCn = 0 to 63).

• 
$$n = 0 \text{ to } 15$$
 (7)

Figure 14 shows the dot correction data packet format which consists of 6 bits x 16 channel, total 96 bits. The format is Big-Endian format. This means that the MSB is transmitted first, followed by the MSB-1, etc. The DC 15.5 in Figure 14 stands for the 5<sup>th</sup> most significant bit for output 15.



Figure 14. Dot Correction Data Packet Format

When VPRG is set to VCC, the TLC5940 enters the dot correction data input mode. The length of input shift register becomes 96 bits. After all serial data are shifted in, the TLC5940 writes the data in the input shift register to DC register when XLAT is high, and holds the data in the DC register when XLAT is low. The DC register is a level triggered latch of XLAT signal. Since XLAT is a level-triggered signal, SCLK and SIN must not be changed while XLAT is high. After XLAT goes low, data in the DC register is latched and does not change. BLANK signal does not need to be high to latch in new data. XLAT has setup time (tsu1) and hold time (th1) to SCLK as shown in Figure 15.





Figure 15. Dot Correction Data Input Timing Chart

The TLC5940 also has an EEPROM to store dot correction data. To store data from the dot correction register to EEPROM, DCPRG is set to high after applying  $V_{PRG}$  to the VPRG pin. Figure 16 shows the EEPROM programming timings. The EEPROM has a default value of all 1 s.



Figure 16. EEPROM Programming Timing Chart



Figure 17. DCPRG and OUTn Timing Diagram



#### 8.4.3 Setting Grayscale

The TLC5940 can adjust the brightness of each channel OUTn using a PWM control scheme. The use of 12 bits per channel results in 4096 different brightness steps, respective 0% to 100% brightness. Equation 8 determines the brightness level for each output n.

Brightness in % = 
$$\frac{GSn}{4095}$$
 × 100

where

- GSn = the programmed grayscale value for output n (GSn = 0 to 4095)
- n = 0 to 15
- Grayscale data for all OUTn

(8)

Figure 18 shows the grayscale data packet format which consists of 12 bits x 16 channels, totaling 192 bits. The format is Big-Endian format. This means that the MSB is transmitted first, followed by the MSB-1, etc.



Figure 18. Grayscale Data Packet Format

When VPRG is set to GND, the TLC5940 enters the grayscale data input mode. The device switches the input shift register to 192-bit width. After all data is clocked in, a rising edge of the XLAT signal latches the data into the grayscale register (see Figure 11). New grayscale data immediately becomes valid at the rising edge of the XLAT signal; therefore, new grayscale data should be latched at the end of a grayscale cycle when BLANK is high. The first GS data input cycle after dot correction requires an additional SCLK pulse after the XLAT signal to complete the grayscale update cycle. All GS data in the input shift register is replaced with status information data (SID) after updated the grayscale register.

#### 8.4.4 Status Information Output

The TLC5940 does have a status information register, which can be accessed in grayscale mode (VPRG=GND). After the XLAT signal latches the data into the GS register the input shift register data will be replaced with status information data (SID) of the device (see Figure 18). LOD, TEF, and dot correction EEPROM data (DCPRG=LOW) or dot correction register data (DCPRG=HIGH) can be read out at SOUT pin. The status information data packet is 192 bits wide. Bits 0-15 contain the LOD status of each channel. Bit 16 contains the TEF status. If DCPRG is low, bits 24-119 contain the data of the dot-correction register. The remaining bits are reserved. The complete status information data packet is shown in Figure 19.

SOUT outputs the MSB of the SID at the same time the SID are stored in the SID register, as shown Figure 20. The next SCLK pulse, which will be the clock for receiving the SMB of the next grayscale data, transmits MSB-1 of SID. If output voltage is < 0.3 V (typical) when the output sink current turns on, LOD status flage becomes active. The LOD status flag is an internal signal that pulls XERR pin down to low when the LOD status flag becomes active. The delay time, tpd2 (1  $\mu$ s maximum), is from the time of turning on the output sink current to the time LOD status flage becomes valid. The timing for each channel's LOD status to become valid is shifted by the 30-ns (maximum) channel-to-channel turn-on time. After the first GSCLK goes high, OUT0 LOD status is valid; tpd3 + tpd2 = 60 ns + 1  $\mu$ s. OUT1 LOD status is valid; tpd3 + td + tpd2 = 60 ns + 30 ns + 1  $\mu$ s = 1.09  $\mu$ s. OUT2 LOD status is valid; tpd3 + 2\*td + tpd2 = 1.12  $\mu$ s, and so on. It takes 1.51  $\mu$ s maximum (tpd3 + 15\*td + tpd2) from the first GSCLK rising edge until all LOD become valid; tsuLOD must be > 1.51  $\mu$ s (see Figure 20) to ensure that all LOD data are valid.





Figure 19. Status Information Data Packet Format



Figure 20. Readout Status Information Data (SID) Timing Chart

#### 8.4.5 Grayscale PWM Operation

The grayscale PWM cycle starts with the falling edge of BLANK. The first GSCLK pulse after BLANK goes low increases the grayscale counter by one and switches on all OUTn with grayscale value not zero. Each following rising edge of GSCLK increases the grayscale counter by one. The TLC5940 compares the grayscale value of each output OUTn with the grayscale counter value. All OUTn with grayscale values equal to the counter values are switched off. A BLANK=H signal after 4096 GSCLK pulses resets the grayscale counter to zero and completes the grayscale PWM cycle (see Figure 21). When the counter reaches a count of FFFh, the counter stops counting and all outputs turn off. Pulling BLANK high before the counter reaches FFFh immediately resets the counter to zero.





Figure 21. Grayscale PWM Cycle Timing Chart



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The device is a 16-channel, constant sink current, LED driver. This device can be connected in series to drive many LED lamps with only a few controller ports. Output current control data, dot correction data and PWM control data can be written from the SIN input terminal.

### 9.2 Typical Application



Figure 22. Cascading Devices

#### 9.2.1 Design Requirements

For this design example, use the input parameters shown in Table 4.

**Table 4. Design Parameters** 

| PARAMETERS                                       | VALUES                                                           |
|--------------------------------------------------|------------------------------------------------------------------|
| VCC input voltage range                          | 3.0 V to 5.5 V                                                   |
| LED lamp (V <sub>LED</sub> ) input voltage range | >Maximum LED forward voltage (V <sub>F</sub> ) + IC knee voltage |
| SIN, SCLK, XLAT, GSCLK, and BLANK voltage range  | Low level = GND, High level = VCC                                |



#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Serial Data Transfer Rate

Figure 22 shows a cascading connection of *n* TLC5940 devices connected to a controller, building a basic module of an LED display system. The maximum number of cascading TLC5940 devices depends on the application system and is in the range of 40 devices. Equation 9 calculates the minimum frequency needed:

$$f(GSCLK) = 4096 \times f(update)$$
  
 $f(SCLK) = 193 \times f(update) \times n$ 

#### where

- f<sub>(GSCLK)</sub>: minimum frequency needed for GSCLK
- f<sub>(SCLK)</sub>: minimum frequency needed for SCLK and SIN
- f<sub>(update)</sub>: update rate of whole cascading system
- n: number cascaded of TLC5940 device

#### (9)

### 9.2.2.2 Grayscale (GS) Data

There are a total of 16 sets of 12-bit GS data for the PWM control of each output. Select the GS data of each LED lamp and write the GS data to the register following the signal timing.

#### 9.2.3 Application Curve



Figure 23. Output Waveform with Different Grayscale PWM Data



# 10 Power Supply Recommendations

The  $V_{CC}$  power supply voltage should be decoupled by placing a 0.1uF ceramic capacitor close to VCC pin and GND plane. Depending on panel size, several electrolytic capacitors must be placed on board equally distributed to get a well regulated LED supply voltage (VLED). VLED voltage ripple should be less than 5% of its nominal value. Furthermore, the VLED should be set to the voltage calculated by equation:

VLED > VF + 0.4V (10mA constant current example) where Vf = maximum forward voltage of all LEDs.

### 11 Layout

#### 11.1 Layout Guidelines

- 1. Place the decoupling capacitor near the VCC pin and GND plane.
- 2. Place the current programming resistor Riref close to IREF pin and IREFGND pin.
- 3. Route the GND pattern as widely as possible for large GND currents.
- 4. Routing wire between the LED cathode side and the device OUTn pin should be as short and straight as possible to reduce wire inductance.
- 5. When several ICs are chained, symmetric placements are recommended.

# 11.2 Layout Example



Figure 24. Layout Recommendation



# 11.3 Power Dissipation Calculation

The device power dissipation must be below the power dissipation rating of the device package to ensure correct operation. Equation 10 calculates the power dissipation of device.

$$P_{D} = \left(V_{CC} \times I_{CC}\right) + \left(V_{OUT} \times I_{MAX} \times \frac{DC_{n}}{63} \times d_{PWM} \times N\right)$$

#### where

- V<sub>CC</sub>: device supply voltage
- I<sub>CC</sub>: device supply current
- V<sub>OUT</sub>: TLC5940 OUTn voltage when driving LED current
- I<sub>MAX</sub>: LED current adjusted by R<sub>(IREF)</sub> Resistor
- DC<sub>n</sub>: maximum dot correction value for OUTn
- . N: number of OUTn driving LED at the same time
- d<sub>PWM</sub>: duty cycle defined by BLANK pin or GS PWM value

(10)

Submit Documentation Feedback

Copyright © 2004–2015, Texas Instruments Incorporated



# 12 Device and Documentation Support

#### 12.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 11-Feb-2024

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TLC5940PWP       | LIFEBUY |              |                    |      | 50             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TLC5940                 |         |
| TLC5940PWPR      | ACTIVE  | HTSSOP       | PWP                | 28   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TLC5940                 | Samples |
| TLC5940PWPRG4    | ACTIVE  | HTSSOP       | PWP                | 28   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TLC5940                 | Samples |
| TLC5940RHBR      | ACTIVE  | VQFN         | RHB                | 32   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TLC<br>5940             | Samples |
| TLC5940RHBRG4    | ACTIVE  | VQFN         | RHB                | 32   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TLC<br>5940             | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

# PACKAGE OPTION ADDENDUM

www.ti.com 11-Feb-2024

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLC5940:

● Enhanced Product : TLC5940-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Devid   |          | _   | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------|----------|-----|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC5940 | PWPR HTS | SOP | PWP                | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| TLC5940 | RHBR VQ  | FN  | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |



www.ti.com 25-Sep-2024



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC5940PWPR | HTSSOP       | PWP             | 28   | 2000 | 356.0       | 356.0      | 35.0        |
| TLC5940RHBR | VQFN         | RHB             | 32   | 3000 | 356.0       | 356.0      | 35.0        |

4.4 x 9.7, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PWP (R-PDSO-G28)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



4206332-33/AO 01/16

# PWP (R-PDSO-G28) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

B. Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



Exposed Thermal Pad Dimensions

# PWP (R-PDSO-G28)

# PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets.
- E. For specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



5 x 5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224745/A



# RHB (S-PVQFN-N32)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) Package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



# RHB (S-PVQFN-N32)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206356-3/AC 05/15

NOTE: A. All linear dimensions are in millimeters



# RHB (S-PVQFN-N32)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for any larger diameter vias placed in the thermal pad.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated