# **Power Factor Corrected LED Boost Switching** Regulator

The NCL30095A high power factor boost PWM switching regulator is designed to regulate the average current through a string of LEDs. The circuit operates in Critical Conduction Mode (CrM) based on a proven constant on-time control scheme to achieve near unity power factor. In addition to regulating a constant current, the switching regulator is optimized to support leading and trailing edge phase dimming applications. When a dimmer is detected on the AC input, an internal voltage reference of the current regulation loop adjusts the current level based on the dimmer conduction angle so the current through the LED string has a desired value based on a programmed dimming curve. The shape of the dimming curve is intended to emulate the response of an incandescent bulb while achieving NEMA SSL6 and NEMA SSL7A recommendations.

An integrated HV MOSFET in a cascoded configuration supports biasing the controller during operation and eliminates the need for an auxiliary winding to provide bias power. A robust suite of protection features is included to ensure proper handling of expected fault conditions without the need for extra circuitry and a dedicated thermal fold-back input proves gradually reduction of the current above a user defined set-point.

## **General Features**

- Near-Unity Power Factor
- Critical Conduction Mode (CrM)
- Constant On-time Control
- Accurate Current Regulation (+/- 2% typical)
- Compatible with Leading and Trailing Edge Phase Controlled **Dimmers**
- Fast Startup Time (< 100 ms typical)
- Integrated ZCD Detection
- User Programmable Thermal Current Fold-back
- Vcc Operation up to 18 V

#### **Safety Features**

- Output Overvoltage Protection
- Cycle-by-Cycle Current Limiting
- Vcc UVLO

## **Typical Applications**

- LED Bulbs
- LED Downlights
- LED Light Engines
- LED Modules



## ON Semiconductor®

www.onsemi.com



SOIC-14 NB (LESS PIN 4) CASE 751DY

#### **MARKING DIAGRAM**



L30095A = Specific Device Code

= Assembly Location

WL = Wafer Lot Υ = Year \/\/\/ = Work Week = Pb-Free Package

#### PIN CONNECTIONS



#### ORDERING INFORMATION

| Devic     | e | Package             | Shipping <sup>†</sup> |
|-----------|---|---------------------|-----------------------|
| NCL30095A |   | SOIC-14<br>Pb-Free) | 2500 / Tape &<br>Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



Figure 1. NCL30095A Application Schematic

## **Table 1. PIN FUNCTION DESCRIPTION**

| Pin No. | Pin Name | Function                            | Pin Description                                                                                                                                                                                                                                              |
|---------|----------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 3 | DRAIN    | Drain of HV switch                  | The Drain of the High Voltage NMOS.                                                                                                                                                                                                                          |
| 5       | COMP     | Compensation                        | Feedback loop compensation pin of the IC.                                                                                                                                                                                                                    |
| 6       | ACC_TH   | Diming Detection Input              | This pin receives a portion of the AC input voltage. It is compared to an internal reference voltage in order to determine the presence of a dimmer state and the phase angle.                                                                               |
| 7       | TF       | Thermal Fold-back                   | Connecting an NTC to this pin allows linear reduction of the output current above a user programmed temperature set–point.                                                                                                                                   |
| 8       | OVP      | Over-Voltage Protection Input       | This pin receives a portion of the Boost output voltage V <sub>OUT</sub> and serves to trigger an OVP fault in the event the LED string is open.                                                                                                             |
| 9       | CS2      | 2 <sup>nd</sup> Current Sense Input | This pin monitors the LED load current across the R <sub>sense2</sub> resistor during the off time. This pin is used to monitor the instantaneous load current for regulation loop, and to determine when the Zero Current Detection (ZCD) point is reached. |
| 10      | VCC      | V <sub>CC</sub> Input               | This positive supply pin accepts up to 18 Vdc. The supply for the device is ensured by the external diode from the source pin.                                                                                                                               |
| 11      | GND      | -                                   | The switching regulator ground                                                                                                                                                                                                                               |
| 12      | CS1      | 1 <sup>st</sup> Current Sense Input | This pin monitors the inductor current across the R <sub>sense1</sub> resistor during the on–time. This pin monitors the maximum current cycle by cycle.                                                                                                     |
| 13      | SOURCE   | Source of HV Switch                 | The Source of the High Voltage NMOS. Connect the external diode between the source and VCC pin to provide the IC supply.                                                                                                                                     |
| 14      | GATE     | Gate of HV Switch                   | The Gate of the High Voltage NMOS. External circuitry is used to bias this pin to 20V.                                                                                                                                                                       |

## **Simplified Internal Block Schematic**



Figure 2. Simplified Internal Block Schematic

**Table 2. MAXIMUM RATINGS TABLE** 

| Symbol                          | Pin     | Rating                                                                       | Value        | Unit |
|---------------------------------|---------|------------------------------------------------------------------------------|--------------|------|
| V <sub>DRAIN(MAX)</sub>         | 1, 2, 3 | HV NMOS Drain to Source Voltage (V <sub>DSS</sub> )                          | +380         | V    |
|                                 |         | Continuous Drain Current                                                     |              |      |
|                                 |         | $R_{\theta J-C}$ steady state, $T_C = 25^{\circ}C$ (Note 1)                  | 0.5          | Α    |
|                                 |         | Continuous Drain Current                                                     |              |      |
|                                 |         | $R_{\theta J-C}$ Steady State, $T_C = 100^{\circ}C$ (Note 1)                 | 0.25         | Α    |
|                                 |         | Peak Drain Current                                                           | -0.01 / 1.7  | Α    |
| V <sub>CC(MAX)</sub>            | 10      | Maximum Power Supply voltage, VCC pin, continuous voltage                    | - 0.3 to 18  | V    |
|                                 |         | Maximum Current for VCC pin                                                  | ±30 (peak)   | mA   |
| V <sub>CS1(MAX)</sub>           | 12      | Maximum Voltage                                                              | - 0.3 to 5.5 | V    |
|                                 |         | Continuous Current                                                           | -1.7/0.01    | Α    |
| $V_{\text{SOURCE}(\text{MAX})}$ | 13      | HV NMOS Source Voltage                                                       | -20 to 18    | V    |
|                                 |         | Maximum current is equal to DRAIN pin                                        | -1.7/1.7     | Α    |
| $V_{\text{GATE}(\text{MAX})}$   | 14      | HV NMOS Gate Voltage                                                         | -20 to 18    | V    |
|                                 |         | Maximum current to gate pin                                                  | ±1000 (peak) | mA   |
| $V_{MAX}$                       |         | Maximum voltage on low power pins (except pins 1,2,3,10,12,13,14)            | - 0.3 to 9   | V    |
|                                 |         | Maximum current to low power pins                                            | ±10 (peak)   | mA   |
| $P_{D}$                         |         | Maximum Power Dissipation @ T <sub>C</sub> = TBD°C                           | TBD          | mW   |
| $R_{\theta JA}$                 |         | Thermal Resistance SOIC-14                                                   |              | °C/W |
|                                 |         | Junction-to-Air, low conductivity PCB Junction-to-Air, high conductivity PCB | 108<br>70    |      |
|                                 |         | ,                                                                            |              |      |
| T <sub>JMAX</sub>               |         | Operating Junction Temperature                                               | -40 to +125  | °C   |
| T <sub>STRGMAX</sub>            |         | Storage Temperature Range                                                    | -60 to +150  | °C   |
| $T_{LMAX}$                      |         | Lead Temperature (Soldering, 10s)                                            | 300          | °C   |
| MSL                             |         | Moisture Sensitivity Level                                                   | 1            | _    |
|                                 |         | ESD Capability, HBM model (All pins except GATE) (Note 2)                    | 3.5          | kV   |
|                                 | 14      | ESD Capability, HBM model (pin GATE) (Note 2)                                | 200          | V    |
|                                 |         | ESD Capability, Machine Model (All pins except GATE) (Note 2)                | 250          | V    |
|                                 | 14      | ESD Capability, Machine Model (pin GATE) (Note 2)                            | 100          | V    |
|                                 |         | ESD Capability, CDM model (Note 2)                                           | 1            | kV   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Limited by the junction temperature.

Limited by the junction temperature.
 This device contains ESD protection and exceeds the following tests:
 Human Body Model per JEDEC Standard JESD22–A114E
 Machine Model Method per JEDEC Standard JESD22–A115B
 Charged Device Model per JEDEC Standard JESD22–C101E.
 This device contains latch-up protection and has been tested per JEDEC Standard JESD78D, Class I and exceeds ±100 mA

 $\textbf{Table 3. ELECTRICAL CHARACTERISTICS} \\ (For typical values T_J = 25 ^{\circ}C, for min/max values T_J = -40 ^{\circ}C to +125 ^{\circ}C, V_{CC} = 13 \text{ V, unless otherwise noted)}$ 

| Characteristics                                                         | Test Condition                                                               | Symbol                                        | Min        | Тур        | Max        | Unit |
|-------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------|------------|------------|------------|------|
| SUPPLY                                                                  |                                                                              |                                               | -          | •          |            | •    |
| Turn-on Threshold Level                                                 | V <sub>CC</sub> going up                                                     | V <sub>CC(on)</sub>                           | 11.0       | 12.0       | 13.0       | V    |
| Minimum Operating Voltage, Turn-off Threshold                           | V <sub>CC</sub> going down                                                   | V <sub>CC(off)</sub>                          | 8.2        | 8.8        | 9.4        | V    |
| Hysteresis V <sub>CC(on)</sub> – V <sub>CC(off)</sub>                   |                                                                              | V <sub>CC(hyst)</sub>                         | 2.8        | _          | -          | V    |
| V <sub>CC</sub> decreasing level at which the internal logic resets     |                                                                              | V <sub>CC(reset)</sub>                        | 4.0        | 5.0        | 6.0        | V    |
| Blanking Duration on V <sub>CC(off)</sub>                               |                                                                              | t <sub>VCC(off)</sub>                         | -          | 10         | -          | μs   |
| Blanking Duration on V <sub>CC(reset)</sub>                             |                                                                              | t <sub>VCC(reset)</sub>                       | -          | 10         | -          | μs   |
| Internal Current Consumption of Device before Start-up                  | V <sub>CC</sub> = 10V                                                        | I <sub>CC1</sub>                              | -          | 10         | 100        | μΑ   |
| Internal Current Consumption, when DRAIN Pin is Switching               | $f_{SW} = 65 \text{ kHz}, V_{COMP} = 2.5 \text{ V}, V_{CS1} = 0.5 \text{ V}$ | I <sub>CC2</sub>                              | -          | 1.0        | 1.5        | mA   |
| Internal Current Consumption, when DRAIN Pin is Turned-on               | V <sub>COMP</sub> = 2.5 V, V <sub>CS1</sub> = 0 V                            | I <sub>CC3</sub>                              | -          | 0.9        | 1.1        | mA   |
| OUTPUT OVERVOLTAGE PROTECTION                                           |                                                                              |                                               |            |            |            | •    |
| Over Voltage Protection Thresholds                                      | V <sub>OVP</sub> going up<br>V <sub>OVP</sub> going down                     | V <sub>OVP(off)</sub><br>V <sub>OVP(on)</sub> | 2.9<br>2.6 | 3.0<br>2.7 | 3.1<br>2.8 | V    |
| Over Voltage Protection Hysteresis                                      |                                                                              | V <sub>OVP(hyst)</sub>                        | _          | 300        | -          | mV   |
| Timer Duration for Over Voltage Detection                               |                                                                              | t <sub>OVP</sub>                              | 23         | 33         | 43         | μS   |
| Internal OVP Pin Pull-up Current                                        |                                                                              | I <sub>OVP(bias)</sub>                        | 50         | 250        | 450        | nA   |
| Under Voltage Detect Threshold                                          |                                                                              | V <sub>UVP</sub>                              | 0.4        | 0.5        | 0.6        | V    |
| Under Voltage Detect Propagation Delay                                  |                                                                              | t <sub>UVP</sub>                              | 23         | 33         | 43         | μS   |
| LED CURRENT REGULATION LOOP                                             |                                                                              |                                               |            |            |            |      |
| Error Amplifier Trans-Conductance                                       |                                                                              | G <sub>EA</sub>                               | 85         | 100        | 115        | μS   |
| Error Amplifier Current Capability                                      |                                                                              | I <sub>EA</sub>                               | ±13        | ±25        | -          | μΑ   |
| Error Amplifier Input Offset                                            | T <sub>j</sub> = 25°C                                                        | V <sub>EAIO</sub>                             | -20        | -          | 20         | mV   |
| Maximum Control Voltage                                                 |                                                                              | V <sub>COMP(max)</sub>                        | 4.2        | -          | -          | V    |
| Minimum Control Voltage                                                 |                                                                              | V <sub>COMP(min)</sub>                        | _          | -          | 0.7        | V    |
| COMP Pin Discharge Resistance                                           |                                                                              | R <sub>COMP(dis)</sub>                        | _          | 200        | -          | Ω    |
| CURRENT SENSE 1 – INDUCTOR OVERCURRE                                    | ENT LIMITATION                                                               |                                               |            |            |            |      |
| Maximum Internal Current Set-Point                                      | V <sub>COMP</sub> > 4 V                                                      | $V_{ILIM}$                                    | 0.95       | 1.00       | 1.05       | V    |
| Propagation Delay from V <sub>ilimit</sub> Detection To Switch Off      | V <sub>CS1</sub> > 1.2 V                                                     | t <sub>delay</sub>                            | -          | 50         | 90         | ns   |
| Minimum Internal Current Set–Point (Dimming Is Detected)                | V <sub>COMP</sub> < 0.7 V                                                    | V <sub>ILIM_MIN</sub>                         | 300        | 350        | 400        | mV   |
| Propagation Delay from Reduced V <sub>ilimit</sub> Detection to DRV Off | V <sub>CS1</sub> > 1.2 V                                                     | t <sub>delay_DIM</sub>                        | -          | 50         | 90         | ns   |
| Leading Edge Blanking Duration for V <sub>ILIM</sub>                    |                                                                              | t <sub>LEB</sub>                              | 220        | 320        | 420        | ns   |
| Threshold for Winding Short Fault Protection Activation                 |                                                                              | V <sub>CS1(stop)</sub>                        | 1.42       | 1.50       | 1.58       | V    |
| Leading Edge Blanking Duration for V <sub>CS(Stop)</sub> (Note 4)       |                                                                              | t <sub>BCS</sub>                              | 90         | 120        | 150        | ns   |
| CURRENT SENSE 2 – ZERO CURRENT DETEC                                    | TION AND LED REGULATION                                                      | INPUT                                         | 1          | 1          | 1          | 1    |
| Input Pull-Up Current                                                   | V <sub>CS2</sub> = 0.7 V                                                     | I <sub>CS2(bias)</sub>                        | _          | 1          | _          | μΑ   |
|                                                                         |                                                                              | . (/                                          | l          | 1          | 1          |      |

**Table 3. ELECTRICAL CHARACTERISTICS** 

(For typical values  $T_J = 25^{\circ}C$ , for min/max values  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{CC} = 13$  V, unless otherwise noted)

| Characteristics                                                                            | Test Condition                                                                              | Symbol                                       | Min            | Тур            | Max            | Unit     |  |
|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------|----------------|----------------|----------------|----------|--|
|                                                                                            |                                                                                             |                                              | IVIIII         | тур            | IVIAX          | Onit     |  |
| CURRENT SENSE 2 – ZERO CURRENT DETECTION AND LED REGULATION INPUT                          |                                                                                             |                                              |                |                |                |          |  |
| Internal Reference for Nominal LED Current                                                 |                                                                                             | V <sub>REF</sub>                             | 233            | 250            | 267            | mV       |  |
| Lower ZCD Threshold                                                                        | V <sub>CS2</sub> falling                                                                    | V <sub>ZCD(falling)</sub>                    | 15             | 50             | 80             | mV       |  |
| Upper ZCD Threshold                                                                        | V <sub>CS2</sub> rising                                                                     | V <sub>ZCD(rising)</sub>                     | 30             | 65             | 95             | mV       |  |
| ZCD Comparator Hysteresis                                                                  |                                                                                             | V <sub>ZCD(hyst)</sub>                       | _              | 15             | _              | mV       |  |
| Propagation Delay from ZCD To Turn–On Internal Switch                                      | V <sub>CS2</sub> falling                                                                    | t <sub>DEM</sub>                             | 400            | 500            | 600            | ns       |  |
| Current Sense Threshold for CS2 Pin Open Protection                                        |                                                                                             | V <sub>CS2(stop)</sub>                       | 4.0            | 4.5            | 5.0            | V        |  |
| Blanking Duration for ZCD Detection                                                        |                                                                                             | t <sub>ZCD(blank)</sub>                      | 200            | 300            | 400            | ns       |  |
| ZCD Timeout                                                                                |                                                                                             | t <sub>ZCD(timeout)</sub>                    | 20             | 32             | 45             | μS       |  |
| DIMMING DETECTION                                                                          |                                                                                             |                                              |                | 1              | 1              | <u> </u> |  |
| Dimming Detection Comparator Thresholds                                                    | V <sub>ACCTH</sub> going up<br>V <sub>ACCTH</sub> going down                                | V <sub>ACCTH</sub> H<br>V <sub>ACCTH</sub> L | 0.400<br>0.300 | 0.450<br>0.350 | 0.500<br>0.400 | V        |  |
| Dimming Detection Comparator Hysteresis                                                    |                                                                                             | V <sub>ACCTH_Hyst</sub>                      | _              | 100            | _              | mV       |  |
| Dimming Detection Comparator Delay                                                         | V <sub>ACCTH</sub> = V <sub>ACCTH</sub> + 0.1 V                                             | t <sub>DIM D</sub>                           | 40             | 70             | 90             | μS       |  |
| ON-TIME GENERATOR                                                                          |                                                                                             | _                                            |                | I              | ı              |          |  |
| Maximum On Time                                                                            | V <sub>COMP</sub> = 4.2 V                                                                   | t <sub>ONmax</sub>                           | 15             | 18             | 22             | μS       |  |
| On Time                                                                                    | V <sub>COMP</sub> = 2.5 V                                                                   | t <sub>ON</sub>                              | 8.0            | 9.5            | 11.0           | μS       |  |
| Minimum On Time                                                                            | V <sub>COMP</sub> = 0.7 V                                                                   | t <sub>ONmin</sub>                           | _              | 0.6            | 1.2            | μS       |  |
| Thermal Foldback                                                                           | 00                                                                                          | <u> </u>                                     |                |                |                |          |  |
| TF Pin Voltage at which Thermal Fold–Back Starts (V <sub>REF</sub> is Decreased)           |                                                                                             | V <sub>TF(start)</sub>                       | 0.94           | 1.00           | 1.06           | V        |  |
| TF Pin Voltage at which Thermal Fold–Back Reduces V <sub>REF</sub> to 10% V <sub>REF</sub> |                                                                                             | V <sub>TF(10%)</sub>                         | 0.45           | 0.5            | 0.55           | V        |  |
| Current Source for Direct NTC Connection                                                   | V <sub>TF</sub> = 0 V                                                                       | I <sub>TF</sub>                              | 80             | 85             | 90             | μΑ       |  |
| Blanking Duration for TF Detection after Start-Up                                          | V <sub>TF</sub> = 0 V                                                                       | t <sub>TF(blank)</sub>                       | 250            | 300            | 350            | μS       |  |
| INTERNAL TEMPERATURE SHUTDOWN                                                              | l                                                                                           |                                              |                | 1              | ı              |          |  |
| Temperature Shutdown (Note 4)                                                              | T <sub>J</sub> going up                                                                     | T <sub>TSD</sub>                             | 135            | 150            | 165            | °C       |  |
| Temperature Shutdown Hysteresis (Note 4)                                                   | T <sub>J</sub> going down                                                                   | T <sub>TSD(HYS)</sub>                        | _              | 30             | _              | °C       |  |
| INTERNAL CASCODED SWITCH                                                                   |                                                                                             | - ( - /                                      |                | I              | ı              | <u> </u> |  |
| On State Resistance of the Low Voltage NMOS                                                | I <sub>LDS</sub> = 500 mA, Tj = 25°C                                                        | R <sub>L,DS,on</sub>                         | _              | 3.5            | 4.5            | Ω        |  |
| On State Resistance of the High Voltage NMOS                                               | I <sub>HDS</sub> = 500 mA, V <sub>GATE</sub> = 15 V<br>V <sub>SOURCE</sub> = 0 V, Tj = 25°C | R <sub>H,DS,on</sub>                         | -              | 3.5            | 5.0            | Ω        |  |
| Maximum Drain to Source Voltage of the Low Voltage NMOS (Note 4)                           |                                                                                             | V <sub>L,DS,max</sub>                        | 30             | -              | _              | V        |  |
| Maximum Drain to Source Voltage of the High Voltage NMOS                                   |                                                                                             | V <sub>H,DS,max</sub>                        | 380            |                |                | V        |  |
| Maximum Off State Leakage Current                                                          | V <sub>DRAIN</sub> = 400 V                                                                  | I <sub>DSS</sub>                             | -              | _              | 5.0            | μΑ       |  |
| Turn-On Time, 90 to 10 % of V <sub>DRAIN</sub>                                             | $R_{LOAD} = 100 \Omega, I_D = 500 \text{ mA}$                                               | t <sub>on</sub>                              | _              | 10             | _              | ns       |  |
| Turn-Off Time, 10 to 90 % of V <sub>DRAIN</sub>                                            | $R_{LOAD} = 100 \Omega, I_D = 500 \text{ mA}$                                               | t <sub>off</sub>                             |                | 30             | _              | ns       |  |
| Product parametric performance is indicated in the                                         |                                                                                             |                                              |                | l .            | L              |          |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. Guaranteed by Design



Figure 3. Turn-On Threshold Level, V<sub>CC(on)</sub>



Figure 4. Minimum Operating Voltage, V<sub>CC(off)</sub>



Figure 5. V<sub>CC</sub> Decreasing Level at which the Internal Logic Resets, V<sub>CC(reset)</sub>



Figure 6. Internal Current Consumption before Start-Up, I<sub>CC1</sub>



Figure 7. Internal Current Consumption when DRV Pin is Switching, I<sub>CC2</sub>



Figure 8. Internal Current Consumption when DRV Pin is Turned-On, I<sub>CC3</sub>





Figure 11. Internal OVP Pin Pull-Up Current, I<sub>OVP(bias)</sub>



Figure 13. Maximum Internal Current Set-Point, V<sub>ILIM</sub>



Figure 10. Overvoltage Protection Threshold (V<sub>OVP</sub> going down), V<sub>OVP(on)</sub>



Figure 12. Undervoltage Detect Threshold,  $V_{\rm UVP}$ 



Figure 14. Minimum Internal Current Set-Point, V<sub>ILIM\_MIN</sub>



Figure 15. Threshold for Winding Short Fault



T<sub>J</sub>, JUNCTION TEMPERATURE (°C) Figure 17. Lower ZCD Threshold, V<sub>ZCD(falling)</sub>



Figure 16. Internal Reference for Nominal LED Current, V<sub>REF</sub>



Figure 18. Upper ZCD Threshold, V<sub>ZCD(rising)</sub>



Figure 19. Current Sense Threshold for CS2 Pin Open Protection, V<sub>CS2(stop)</sub>



Figure 20. Dimming Detection Comparator Threshold, V<sub>ACCTH</sub> Going Up, V<sub>ACCTH</sub>H

## **TYPICAL CHARACTERISTICS**



Figure 21. Dimming Detection Comparator Threshold,  $V_{ACCTH}$  Going Down,  $V_{ACCTH\_L}$ 



Figure 22. TF Pin Voltage at Which Thermal Fold–Back Starts, V<sub>TF(start)</sub>



Figure 23. TF Pin Voltage at Which Thermal Fold-Back Reduces to 10%, V<sub>TF(10%)</sub>



Figure 24. Current Source for Direct NTC Connection, I<sub>TF</sub>



Figure 25. On–State Resistance of the Driving NMOS,  $R_{L,DS(on)}$ 



Figure 26. On–State Resistance of the Driving NMOS,  $R_{H,DS(on)}$ 

 $R_{H,DS(on)}$  ( $\Omega$ )



Figure 27. Typical On-Time Measured with 500 mA of Drain Current and Resistive Load



Figure 28. Typical Off-Time Measured with 500 mA of Drain Current and Resistive Load

## **APPLICATION IINFORMATION**

## **Functional description**

NCL30095A uses a Constant On–time Boost architecture in order to target a unity power factor, when no dimming is detected. The cascoded drain architecture shown in Figure 29, where Q1 is the High Voltage Cascode NMOS, allows a simple implementation of a  $V_{\rm CC}$  supply by including a diode  $D_{\rm VCC}$ , external to the switcher IC, between the SOURCE

pin and capacitor  $C_{VCC}$ . Thanks to the cascoded DRAIN architecture, the startup time is very fast (typ < 100 ms). Unlike a traditional asynchronous boost architecture, where a power transistor is needed, the cascode architecture uses two MOSFETs, a low voltage MOSFET Q2 , internal to the IC Switching regulator, and a High–Voltage NMOS FET Q1, which is housed in a SOIC–14 package.



Figure 29. Cascode Architecture

The NCL30095A operates in Critical Conduction Mode (CrM) under all working conditions, regulating the average current flowing through the string of LEDs whether the dimmer is present or not.

The ACC\_TH pin senses a scaled down input voltage (Vin) and by comparing it to an internal reference voltage named  $V_{ACC\_TH}$  it provides a digital signal DIM/DIMb that contains the amount of dimming information. DIM/DIMb is

processed then by a circuit block named "Vref processing", which provides analog signal Vref. The reference voltage named Vref serves for the LED current regulation loop. The LED current regulation loop is working for all conduction angles, it is then possible by programming the Vref processing circuit block to get the desired dimming curve as depicted in Figure 31.



Figure 30. Operating status diagram of the device

#### Critical conduction mode

By looking at Figure 29 it can be seen that the current  $I_{Rsense1}$  flowing through the external resistor  $R_{sense1}$ , connected between pin CS1 and GND, is the same as the inductor current  $I_{ind}$  plus current spikes associated with the turning on or turning off of Q2 NMOS FET. The inductor current information carried by the pin CS1 is used for the inductor peak current limitation. This voltage  $V_{CS1}$  is used to generate a reset signal (OCP\_RST) resulting from having reached the inductor maximum peak current controlled by  $V_{ILIM}$  reference voltage. If the maximum peak inductor current is not reached it is the second branch that takes care of the reset signal (RST) indicating the end of the on–time. The second branch monitors the off–time current information at current sense input CS2. The second branch is inhibited during the MOSFET on–time.

As shown in Figure 2, the second branch voltage is an image of the off–time inductor current. It is sent to the input of an OTA and by comparing to a reference voltage ( $V_{REF}$ ) a control voltage is generated at the COMP pin. The COMP pin voltage is proportional to the average LED current. It is compared to a constant on–time ramp voltage generated by charging the capacitor  $C_{TON}$  by a constant current  $I_{TON}$ . The output of the comparator generates constant on–time reset

signal (RST). This process represents the "constant t<sub>on</sub> average LED regulation loop" which, when steady state is reached, ensures that:

$$I_{LEDavg} = \frac{V_{REF}}{R_{sense2}}$$
 (eq. 1)

There is one more condition to end the on–time cycle. The power MOSFET is turned–off only under a condition that the inductor peak current reaches a level set by the reference voltage named V<sub>ILIM\_MIN</sub>. Minimum input current is maintained by switching in Constant Peak Current mode. When a dimmer is present this feature helps to avoid the leakage current of the dimmer from charging the C<sub>in</sub> capacitor. At the same time this feature sets a minimum input current to avoid the current loop cut off when the triac dimming is applied

The reset signal (RST or OCP\_RST) indicates an end of the on–time and a start of the off–time. Once the off–time has started, the CS2 pin senses the inductor off–time current across  $R_{sense2}$ , which is compared to a reference voltage  $V_{ZCD}$  in order to generate a zero–crossing signal (ZCD) that in turn is processed by the clock generation block. The generated clock pulse triggers a start of the new on–time cycle.

## **LED Current Regulation and Dimming Curve**

As long as the max peak current limitation is not exceeded or a thermal foldback condition is present, the average LED

current regulation loop is controlled by the OTA via equation 1 and Triac Dimming Curve of Figure 31.



Figure 31. Triac Dimming Curve Digitally Generated

For example if  $R_{sense2} = 20\,\Omega$  and  $V_{REF} = 0.5\,V$  this gives  $I_{LED} = 25\,$  mA. The circuit block named  $V_{REF}$  processing which can be seen in Figure 2 will be programmed for the

optimum compatibility acceleration curve by default (see Figure 31) with an option of the optimum diming acceleration curve.

Table 4. Coordinates of dimming curve programming points

| Dimmer conduction angle (deg) | Optimum Dimming V <sub>REF</sub> /V <sub>REF,max</sub> | Optimum Compatibility V <sub>REF</sub> /V <sub>REF,max</sub> |
|-------------------------------|--------------------------------------------------------|--------------------------------------------------------------|
| 18                            | 0.0%                                                   | 0.0%                                                         |
| 35                            | 1.0%                                                   | 2.0%                                                         |
| 36                            | 1.0%                                                   | 2.0%                                                         |
| 40                            | 2.0%                                                   | 3.0%                                                         |
| 45                            | 3.0%                                                   | 5.0%                                                         |
| 54                            | 5.0%                                                   | 15.0%                                                        |
| 72                            | 10.0%                                                  | 35.0%                                                        |
| 90                            | 28.0%                                                  | 55.0%                                                        |
| 108                           | 50.0%                                                  | 75.5%                                                        |
| 126                           | 75.0%                                                  | 95.5%                                                        |
| 130                           | 80.0%                                                  | 100.0%                                                       |
| 140                           | 95.0%                                                  | 100.0%                                                       |
| 144                           | 100.0%                                                 | 100.0%                                                       |
| 162                           | 100.0%                                                 | 100.0%                                                       |
| 180                           | 100.0%                                                 | 100.0%                                                       |

To regulate an average LED current in a single stage architecture the instantaneous LED current can have as much as +/–50% ripple component (this ripple component depends on the value of  $C_{out}$  capacitor and LED string dynamic resistance). The OTA must work linearly while a voltage with ripple is applied. The transconductance  $(G_m)$  value is set as low as  $100~\mu s$  and the minimal output current capability is at +/–25  $\mu A$  to ensure the OTA linear operation, without entering the saturation level

## **Dimming presence sensing**

The conduction angle of the dimmer is sensed through pin ACC\_TH. The rectified and dimmed  $V_{in}$  voltage (see Figure 1) appears on pin ACC\_TH divided by the resistor bridge composed of  $R_{acc\_top}$  and  $R_{acc\_bot}$ . The ACC\_TH voltage is equal to:

$$V_{ACC\ TH} = K_{acc} \cdot V_{in}$$
 (eq. 2)

With:

$$K_{acc} = \frac{R_{acc\_bot}}{R_{acc\_bot} + R_{acc\_top}}$$
 (eq. 3)



Figure 32. ACC\_TH pin waveforms and max/min detectable dimmer conduction angles

Voltage sensed at the ACC\_TH pin is compared to the  $V_{ACC\_TH}$  reference voltage (see Figure 32) in order to generate a digital signal (DIM/DIMbar) (see Figure 2 and Figure 33). The DIM/DIMbar signal is used as the input of the block named "Vref processing block". Every half period of the mains voltage, the "Vref processing block" computes and holds the dimmer duty cycle and sets the corresponding  $V_{REF}$  voltage.

Unless the minimum peak current at CS1 pin reaches the  $V_{ILIM\_MIN}$  level the internal power MOSFET connected

between DRAIN and CS pins is kept open to avoid the leakage current of the dimmer from charging the C<sub>in</sub> capacitor (see Figure 1) and providing a low impedance path for "SMART" dimmer operation.

CA is the Dimmer Conduction Angle expressed in degrees and can be calculated based on the Dimmer Conduction Time  $t_{CA}$  (see Figure 33) and the AC mains frequency  $F_{mains}$  described in the following formula:

$$CA = 360 \cdot t_{CA} \cdot f_{mains} \qquad (eq. 4)$$



Figure 33. Dimming Waveforms

## Detailed description of the V<sub>REF</sub> processing

The conduction angle is obtained by the digital division of the sampled values of the conduction time and the period. The conduction time is counted by the timer A over the both periods of mains as the period of mains. This type of sensing decreases the diming system sensitivity to the asymmetry of the diming triac and reduces flickering. The conducting angle is obtained as the ratio of Timer A (conduction time) and Timer B (the mains period). Please refer to Figure 34 and Figure 35.

$$CA = \frac{2 \cdot T_{on}}{2 \cdot T}$$
 (eq. 5)

The additional IIR filters and the conduction angle lockout for 32 cycles of the rectified mains signal helps to reduce flickering caused by the differing leading edges and quantization error of the A/D conversion at TF pin and CA measurement.



Figure 34. Detailed block schematic of the conduction angle measurement and the Vref processing



Figure 35. Time diagram of the implemented conduction angle measurement

The minimum current set–point feature is implemented. It starts play a role in case that the Vref is so small that the current set–point observed at CS1 pin is below the  $V_{\rm ILIM\_MIN}$  level. Then the regulation loop requirement is ignored and higher level of current set–point  $V_{\rm ILIM\_MIN}$  is

applied. This feature sets the minimum current to avoid the current loop cut of when the triac dimming is applied. This feature increases the compatibility with the most of the triac dimmers.



Figure 36. The minimum current set-point effect to keep the loop current

## **Operating modes and Protection modes**

Table 5. Operating and protection modes

| Event                                                              | Timer protection     | Next device status                           | Release to normal operation mode                 |
|--------------------------------------------------------------------|----------------------|----------------------------------------------|--------------------------------------------------|
| Overcurrent<br>V <sub>ILIM</sub> = 1.0 V                           | N/A                  | Normal operation                             | N/A                                              |
| Reduced peak current V <sub>ILIM_MIN</sub> = 0.35 V                | N/A                  | Normal operation                             | N/A                                              |
| Winding short<br>V <sub>sense1</sub> > V <sub>CS1(stop)</sub>      | 4 consecutive pulses | Latch                                        | V <sub>CC</sub> < V <sub>CC(reset)</sub>         |
| Low supply $V_{CC} < V_{CC(off)}$                                  | 10 μs timer          | Device stops                                 | V <sub>CC</sub> > V <sub>CC(on)</sub>            |
| Thermal foldback event  VOTP < VTF(start)                          | Immediate reaction   | Reduced output current,<br>thermal fold–back | V <sub>OTP</sub> > V <sub>TF(start)</sub>        |
| Output overvoltage<br>V <sub>OVP</sub> > V <sub>OVP(off)</sub>     | 20 μs timer          | Device stops                                 | $V_{OVP} < V_{OVP(on)}$<br>$V_{CC} > V_{CC(on)}$ |
| Overvoltage pin shorted to GND V <sub>OVP</sub> < V <sub>UVP</sub> | Immediate reaction   | Device stops                                 | V <sub>CC</sub> < V <sub>CC(reset)</sub>         |
| Internal TSD                                                       | 10 μs timer          | Device stops                                 | (V <sub>CC</sub> > V <sub>CC(on)</sub> ) & TSDb  |

## **CS2 ZCD timeout protection**

The second CS2 pin has an additional feature. In case of very low average current is regulated the CS2 voltage can be too low. The CS2 sensed voltage can be too low that the CS2

ZCD is not detected. To avoid stopping the device under this condition the ZCD timeout feature is added. If no ZCD event is detected until the ZCD timer  $(t_{ZCD(timeout)})$  elapses the internal cascode switch is turned on anyway.



Figure 37. CS2 pin ZCD timeout protection - principal diagram

## Protection against a winding short

Under some conditions, such as a winding short–circuit of the boost inductor, the on–time duration is at a minimum (based on the internal propagation delay of the detector and LEB duration). In this event, the current sense voltage increases above  $V_{ILIM}$ , because the controller is blanked due to the LEB time and fast current slope. Dangerously high current can occur in the system if nothing is done to stop the controller. To avoid this, an additional fast comparator senses when the current sense voltage on CS1 pin reaches  $V_{CS1(stop)} = 1.5 \times V_{ILIM}$ : if the fast comparator toggles 4 times, the controller immediately enters a protection mode. See the block diagram at Figure 2 for more details.

## **Overvoltage Protection**

An overvoltage condition, for example if the LED string is open, can be sensed on  $V_{out}$  voltage by the external resistor divider comprised of  $R_{ovp\_top}$  and  $R_{ovp\_bot}$  resistors (see Figure 38) which is connected to the OVP pin. If the voltage of the OVP pin exceeds the  $V_{OVP(off)}$  reference voltage, the OVP fault state goes high and the switching regulator stops switching. When the voltage at OVP pin drops below the  $V_{OVP(on)}$  the device starts switching again. In addition the OVP input also has under–voltage protection (UVP) to ensure the resistor divider is properly connected. If the voltage at OVP pin is below the  $V_{UVP}$  threshold the device stops.



Figure 38. Overvoltage Protection Circuit

## Thermal Fold-Back

The thermal fold-back circuit reduces the current supplying to the LED string if the temperature monitored by an external NTC resistor is too high.

The current is reduced down to 0% of its nominal value. The thermal fold–back starting temperature depends on the NTC resistor value selected by the power supply designer.

The TF pin allows the direct connection of an NTC. When the TF pin voltage  $V_{TF}$  drops below  $V_{TF(start)}$ , the internal reference for the constant current control  $V_{REF}$  is decreased proportionally to  $V_{TF}$ . When  $V_{TF}$  reaches  $V_{TF(10\%)}$ ,  $V_{REF}$  is set to  $V_{REF10}$ , corresponding to 10% of the required output current. If  $V_{TF}$  drops below  $V_{TF(10\%)}$  the switching regulator still reduces the  $V_{REF}$ . If  $V_{REF}$  drops below the 5%

of its required value then the switching regulator enters the stop mode.

The thermal fold–back and OTP thresholds correspond roughly to the following resistances:

- Thermal fold–back starts when  $R_{NTC} \le 11.76 \text{ k}\Omega$ .
- Thermal fold–back sets the 10% of VREF when  $R_{NTC} \le 5.88 \ k\Omega$ .



Figure 39. Output current reduction versus TF pin voltage

At startup, when  $V_{CC}$  reaches  $V_{CC(on)}$ , the TF pin sensing is blanked for at least 300  $\mu s$  in order to allow the TF pin voltage to reach its nominal value if a filtering capacitor is connected to the TF pin. This is to avoid flickering of the

LED light in case of over temperature or noise coupled to TF pin. The maximum value of OTP pin capacitor is given by the following formula (The standard start—up condition is considered and the NTC current is neglected):

$$C_{TFmax} = \frac{t_{TF(blank)min} \cdot I_{TFmin}}{V_{TF(start)max}} = \frac{250 \cdot 10^{-6} \cdot 80 \cdot 10^{-6}}{1.06} F = 19 \text{ nF}$$
 (eq. 6)



Figure 40. Thermal Fold-back circuitry



Figure 41. Typical thermal fold–back characteristic when the 330 k $\Omega$  NTC and 39 k $\Omega$  parallel resistor are connected to TF pin

## Temperature shutdown

The NCL30095A includes a temperature shutdown protection with a trip point typically at 150°C and the typical hysteresis of 30°C. When the temperature rises above the high threshold, the switcher stops switching

instantaneously, and goes to the stop mode with low power consumption. Specific blocks are still powered from the  $V_{CC}$  supply to keep the TSD information. When the temperature falls below the low threshold, the device restarts. See the status diagrams at the Figure 30.



## SOIC-14 NB LESS PIN 4 CASE 751DY ISSUE O

**DATE 28 OCT 2015** 









## **RECOMMENDED SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

- AOTES.

  1. DIMENSIONING AND TOLERANCING PER
  ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. DIMENSION b DOES NOT INCLUDE DAMBAR
- PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT
- MAXIMUM MATERIAL CONDITION.

  4. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.

  5. MAXIMUM MOLD PROTRUSION 0.15 PER

|     | MILLIMETERS |      | INCHES |       |
|-----|-------------|------|--------|-------|
| DIM | MIN         | MAX  | MIN    | MAX   |
| Α   | 1.35        | 1.75 | 0.054  | 0.068 |
| A1  | 0.10        | 0.25 | 0.004  | 0.010 |
| АЗ  | 0.19        | 0.25 | 0.008  | 0.010 |
| b   | 0.35        | 0.49 | 0.014  | 0.019 |
| D   | 8.55        | 8.75 | 0.337  | 0.344 |
| Е   | 3.80        | 4.00 | 0.150  | 0.157 |
| е   | 1.27        | BSC  | 0.050  | BSC   |
| Η   | 5.80        | 6.20 | 0.228  | 0.244 |
| h   | 0.25        | 0.50 | 0.010  | 0.019 |
| L   | 0.40        | 1.25 | 0.016  | 0.049 |
| М   | 0°          | 7°   | 0 °    | 7°    |

## **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location

WL = Wafer Lot Υ = Year WW = Work Week = Pb-Free Package G

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98AON06050G           | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-14 NB LESS PIN 4 |                                                                                                                                                                                 | PAGE 1 OF 1 |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales