

[Sample &](http://www.ti.com/product/LM5110?dcmp=dsproject&hqs=sandbuy&#samplebuy) Buy





SNVS255B –MAY 2004–REVISED SEPTEMBER 2016

Support & **[Community](http://www.ti.com/product/LM5110?dcmp=dsproject&hqs=support&#community)** 

22

# **LM5110 Dual 5-A Compound Gate Driver With Negative Output Voltage Capability**

**Technical** [Documents](http://www.ti.com/product/LM5110?dcmp=dsproject&hqs=td&#doctype2)

# <span id="page-0-1"></span>**1 Features**

- Independently Drives Two N-Channel MOSFETs
- Compound CMOS and Bipolar Outputs Reduce Output Current Variation
- 5A sink/3A Source Current Capability
- Two Channels can be Connected in Parallel to Double the Drive Current
- Independent Inputs (TTL Compatible)
- Fast Propagation Times (25-ns Typical)
- Fast Rise and Fall Times (14-ns/12-ns Rise/Fall With 2-nF Load)
- Dedicated Input Ground Pin (IN\_REF) for Split Supply or Single Supply Operation
- Outputs Swing from  $V_{CC}$  to  $V_{EE}$  Which Can Be Negative Relative to Input Ground
- Available in Dual Noninverting, Dual Inverting and Combination Configurations
- Shutdown Input Provides Low Power Mode
- Supply Rail Undervoltage Lockout Protection
- <span id="page-0-3"></span>• Pin-Out Compatible With Industry Standard Gate **Drivers**
- Packages:
	- SOIC-8
	- $-$  WSON-10 (4 mm  $\times$  4 mm)

# <span id="page-0-2"></span><span id="page-0-0"></span>**2 Applications**

- Synchronous Rectifier Gate Drivers
- Switch-Mode Power Supply Gate Driver
- Solenoid and Motor Drivers

# **3 Description**

Tools & **[Software](http://www.ti.com/product/LM5110?dcmp=dsproject&hqs=sw&#desKit)** 

The LM5110 Dual Gate Driver replaces industry standard gate drivers with improved peak output current and efficiency. Each "compound" output driver stage includes MOS and bipolar transistors operating in parallel that together sink more than 5A peak from capacitive loads. Combining the unique characteristics of MOS and bipolar devices reduces drive current variation with voltage and temperature. Separate input and output ground pins provide Negative Drive Capability allowing the user to drive MOSFET gates with positive and negative VGS voltages. The gate driver control inputs are referenced to a dedicated input ground (IN\_REF). The gate driver outputs swing from  $V_{CC}$  to the output ground  $V_{FF}$  which can be negative with respect to IN\_REF. Undervoltage lockout protection and a shutdown input pin are also provided. The drivers can be operated in parallel with inputs and outputs connected to double the drive current capability. This device is available in the SOIC-8 and the thermallyenhanced WSON-10 packages.

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Simplified Application Diagram**



2

# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### **Changes from Revision A (November 2012) to Revision B Page**



#### **FXAS NSTRUMENTS**



# <span id="page-2-0"></span>**5 Device Options**

| <b>PART NUMBER</b> |              | "A" OUTPUT CONFIGURATION   "B" OUTPUT CONFIGURATION | <b>PACKAGE</b> |
|--------------------|--------------|-----------------------------------------------------|----------------|
| LM5110-1M          | Noninverting | Noninverting                                        | SOIC-8         |
| LM5110-2M          | Inverting    | Inverting                                           | SOIC-8         |
| LM5110-3M          | Inverting    | Noninverting                                        | SOIC-8         |
| LM5110-1SD         | Noninverting | Noninverting                                        | WSON-10        |
| <b>LM5110-2SD</b>  | Inverting    | Inverting                                           | WSON-10        |
| LM5110-3SD         | Inverting    | Noninverting                                        | WSON-10        |

**Table 1. Configuration Table**

# <span id="page-2-1"></span>**6 Pin Configuration and Functions**



#### **Pin Functions**



(1)  $P = Power$ ,  $G = Ground$ ,  $I = Input$ ,  $O = Output$ ,  $I/O = Input/Output$ .

(2) Pins 5 and 6 are No Connect for WSON-10 packages.

XAS **STRUMENTS** 

# <span id="page-3-0"></span>**7 Specifications**

## <span id="page-3-1"></span>**7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $^{(1)(2)}$ 



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

# <span id="page-3-2"></span>**7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# <span id="page-3-3"></span>**7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



## <span id="page-3-4"></span>**7.4 Thermal Information**

<span id="page-3-5"></span>

(1) For more information about traditional and new thermal metrics, see *[Semiconductor](http://www.ti.com/lit/pdf/spra953) and IC Package Thermal Metrics* application report.



#### <span id="page-4-0"></span>**7.5 Electrical Characteristics**

 $T_J$  = −40°C to +125°C, V<sub>CC</sub> = 12V, V<sub>EE</sub> = IN\_REF = 0V, nSHDN = V<sub>CC</sub>, No Load on OUT\_A or OUT\_B, unless otherwise specified.



(1) The output resistance specification applies to the MOS device only. The total output current capability is the sum of the MOS and Bipolar devices.

### <span id="page-4-1"></span>**7.6 Switching Characteristics**

over operating free-air temperature range (unless otherwise noted)





(a)





<span id="page-5-0"></span>(b)





# **7.7 Typical Characteristics**

<span id="page-6-0"></span>



## **Typical Characteristics (continued)**





## <span id="page-8-0"></span>**8 Detailed Description**

### <span id="page-8-1"></span>**8.1 Overview**

consist of a compound structure with MOS and bipolar transistor operating in parallel to optimize current capability over a wide output voltage and operating temperature range. The bipolar device provides high peak current at the critical threshold region of the MOSFET VGS while the MOS devices provide rail-to-rail output swing. The totem pole output drives the MOSFET gate between the gate drive supply voltage  $V_{CC}$  and the power ground potential at the  $V_{FF}$  pin.

The LM5110 is available in dual noninverting (-1), dual inverting (-2) and the combination inverting plus noninverting (-3) configurations. All three configurations are offered in the SOIC-8 and WSON-10 plastic packages.

### <span id="page-8-2"></span>**8.2 Functional Block Diagram**



Copyright © 2016, Texas Instruments Incorporated



### <span id="page-9-0"></span>**8.3 Feature Description**

#### **8.3.1 Input Stage and Level Shifter**

The control inputs of the drivers are high impedance CMOS buffers with TTL compatible threshold voltages. The negative supply of the input buffer is connected to the input ground pin IN\_REF. An internal level shifting circuit connects the logic input buffers to the totem pole output drivers. The level shift circuit and separate input/output ground pins provide the option of single supply or split supply configurations. When driving MOSFET gates from a single positive supply, the IN\_REF and  $V_{EE}$  pins are both connected to the power ground. The LM5110 pinout was designed for compatibility with industry standard gate drivers in single supply gate driver applications. Pin 1 (IN\_REF) on the LM5110 is a no-connect on standard driver IC's. Connecting pin 1 to pin 3 (V<sub>EF</sub>) on the printedcircuit board accommodates the pin-out of both the LM5110 and competitive drivers.

The input stage of each driver should be driven by a signal with a short rise and fall time. Slow rising and falling input signals, although not harmful to the driver, may result in the output switching repeatedly at a high frequency.

The input pins of noninverting drivers have an internal 18-μA current source pull-down to IN-REF. The input pins of inverting driver channels have neither pullup nor pulldown current sources. Unused input should be tied to IN REF or VCC and not left open.

#### **8.3.2 Output Stage**

The two driver channels of the LM5110 are designed as identical cells. Transistor matching inherent to integrated circuit manufacturing ensures that the AC and DC performance of the channels are nearly identical. Closely matched propagation delays allow the dual driver to be operated as a single driver if inputs and output pins are connected. The drive current capability in parallel operation is 2X the drive of either channel. Small differences in switching speed between the driver channels will produce a transient current (shoot-through) in the output stage when two output pins are connected to drive a single load. Differences in input thresholds between the driver channels will also produce a transient current (shoot-through) in the output stage. Fast transition input signals are especially important while operating in a parallel configuration. The efficiency loss for parallel operation has been characterized at various loads, supply voltages and operating frequencies. The power dissipation in the LM5110 increases by less than 1% relative to the dual driver configuration when operated as a single driver with inputs and outputs connected.

#### **8.3.3 Turn-off with Negative Bias**

The isolated input/output grounds provide the capability to drive the MOSFET to a negative VGS voltage for a more robust and reliable off state. In split supply configuration, the IN\_REF pin is connected to the ground of the controller which drives the LM5110 inputs. The  $V_{EE}$  pin is connected to a negative bias supply that can range from the IN-REF as much as 14-V below the  $V_{CC}$  gate drive supply.

Enhancement mode MOSFETs do not inherently require a negative bias on the gate to turn off the FET. However, certain applications may benefit from the capability of negative VGS voltage during turnoff including:

- 1. When the gate voltages cannot be held safely below the threshold voltage due to transients or coupling in the printed-circuit-board.
- 2. When driving low threshold MOSFETs at high junction temperatures.
- 3. When high switching speeds produce capacitive gate-drain current that lifts the internal gate potential of the MOSFET.

### **8.3.4 UVLO and Power Supplies**

An undervoltage lockout (UVLO) circuit is included in the LM5110, which senses the voltage difference between  $V_{CC}$  and the input ground pin, IN\_REF. When the  $V_{CC}$  to IN\_REF voltage difference falls below 2.7 V, both driver channels are disabled. The driver will resume normal operation when the  $V_{CC}$  to IN\_REF differential voltage exceeds approximately 2.9 V. UVLO hysteresis prevents chattering during brown-out conditions.

The maximum recommended voltage difference between  $V_{CC}$  and IN\_REF or between  $V_{CC}$  and  $V_{EE}$  is 14 V. The minimum voltage difference between  $V_{CC}$  and IN\_REF is 3.5 V.



## **Feature Description (continued)**

### **8.3.5 Shutdown SHDN**

The Shutdown pin (SHDN) is a TTL compatible logic input provided to enable/disable both driver channels. When SHDN is in the logic low state, the LM5110 is switched to a low power standby mode with total supply current less than 25 µA. This function can be effectively used for start-up, thermal overload, or short circuit fault protection. TI recommends connecting this pin to  $\rm V_{CC}$  when the shutdown function is not being used. The shutdown pin has an internal 18- $\mu$ A current source pullup to V<sub>CC</sub>.

### <span id="page-10-0"></span>**8.4 Device Functional Modes**

The device operates in normal mode and UVLO mode. See [Table](#page-10-1) 2 for more information on UVLO operation mode. In normal mode when the  $V_{CC}$  and  $V_{IN-REF}$  are above UVLO threshold, the output stage is dependent on the states of the IN\_A, IN\_B and nSHDN pins. The output HO and LO will be low if input state is floating.

<span id="page-10-1"></span>

#### **Table 2. INPUT/OUTPUT Logic Table**

(1) IN A and IN B is referenced to IN REF.

(2) OUT\_A and OUT\_B is referenced to VEE.

Texas **NSTRUMENTS** 

## <span id="page-11-0"></span>**9 Applications and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-11-1"></span>**9.1 Application Information**

To operate fast switching of power MOSFETs at high switching frequencies and to reduce associated switching losses, a powerful gate driver is employed between the PWM output of controller and the gates of the power semiconductor devices. Also, gate drivers are indispensable when it is impossible for the PWM controller to directly drive the gates of the switching devices. With the advent of digital power, this situation is often encountered because the PWM signal from the digital controller is often a 3.3 V logic signal which cannot effectively turn on a power switch. Level shift circuit is needed to boost the 3.3 V signal to the gate-drive voltage (such as 12 V) in order to fully turn-on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN/PNP bipolar transistors in totem-pole arrangement prove inadequate with digital power because they lack level-shifting capability. Gate drivers effectively combine both the level-shifting and buffer-drive functions. Gate drivers also find other needs such as minimizing the effect of high-frequency switching noise (by placing the high-current driver IC physically close to the power switch), driving gate-drive transformers and controlling floating power-device gates, reducing power dissipation and thermal stress in controllers by moving gate charge power losses from the controller into the driver.

The LM5110 Dual Gate Driver replaces industry standard gate drivers with improved peak output current and efficiency. Each "compound" output driver stage includes MOS and bipolar transistors operating in parallel that together sink more than 5A peak from capacitive loads. Combining the unique characteristics of MOS and bipolar devices reduces drive current variation with voltage and temperature. Separate input and output ground pins provide Negative Drive Capability allowing the user to drive MOSFET gates with positive and negative VGS voltages.



### <span id="page-12-0"></span>**9.2 Typical Application**



**Figure 12. Simplified Power Converter Using Synchronous Rectifiers With Negative Off Gate Voltage**

#### **9.2.1 Design Requirements**

To select proper device from LM5110 family, TI recommends first checking the appropriate logic for the outputs. LM5110-2 has dual inverting outputs; LM5110-1 has dual noninverting outputs; LM5110-3 have inverting channel A and noninverting channel B. Moreover, some design considerations must be evaluated first in order to make the most appropriate selection. Among these considerations are VCC, drive current, and power dissipation.

#### **9.2.2 Detailed Design Procedure**

#### *9.2.2.1 Parallel Outputs*

The A and B drivers may be combined into a single driver by connecting the INA/INB inputs together as close to the IC as possible, and the OUTA/OUTB outputs ties together if the external gate drive resistor is not used. In some cases where the external gate drive resistor is used, TI recommends that the resistor can be equally split in OUTA and OUTB respectively to reduce the parasitic inductance induce unbalance between two channels, as show in [Figure](#page-13-0) 13.



## **Typical Application (continued)**



**Figure 13. Parallel Operation of LM5110-1 and LM5110-2**

<span id="page-13-0"></span>Important consideration about paralleling two channels for LM5110 include: 1) IN\_A and IN\_B should be shorted in PCB layout as close to the device as possible, as well as for OUT\_A and OUT\_B, in which condition PCB layout parasitic mismatching between two channels could be minimized. 2) INA/B input slope signal should be fast enough to avoid mismatched  $V_{II}$ ,  $V_{II}$ ,  $t_{d1}/t_{d2}$  between channel-A and channel-B. TI recommends having input signal slope faster than 20 V/us.

### **9.2.3 Application Curves**

[Figure](#page-13-1) 14 and [Figure](#page-13-1) 15 shows the total operation current comsumption vs load and frequency.

<span id="page-13-1"></span>



## <span id="page-14-0"></span>**10 Power Supply Recommendations**

The recommended bias supply voltage range for LM5110 is from 3.5 V to 14 V. The upper end of this range is driven by the 15 V absolute maximum voltage rating of the VCC. TI recommends keeping proper margin to allow for transient voltage spikes.

A local bypass capacitor must be placed between the VCC and IN\_REF pins, as well as between the VCC and VEE. This capacitor must be placed as close to the device as possible. A low ESR, ceramic surface mount capacitor is recommended. TI recommends using 2 capacitors in parallel: a 100-nF ceramic surface-mount capacitor for high frequency filtering placed as close to VCC as possible, and another surface-mount capacitor, 220 nF to 10 µF, for IC bias requirements.

## <span id="page-14-1"></span>**11 Layout**

### <span id="page-14-2"></span>**11.1 Layout Guidelines**

Attention must be given to board layout when using LM5110. Some important considerations include:

- 1. A Low ESR/ESL capacitor must be connected close to the IC and between the  $V_{CC}$  and  $V_{EE}$  pins to support high peak currents being drawn from  $V_{CC}$  during turn-on of the MOSFET.
- 2. Proper grounding is crucial. The drivers need a very low impedance path for current return to ground avoiding inductive loops. The two paths for returning current to ground are a) between LM5110 IN-REF pin and the ground of the circuit that controls the driver inputs, b) between LM5110  $V_{EE}$  pin and the source of the power MOSFET being driven. All these paths should be as short as possible to reduce inductance and be as wide as possible to reduce resistance. All these ground paths should be kept distinctly separate to avoid coupling between the high current output paths and the logic signals that drive the LM5110. A good method is to dedicate one copper plane in a multi-layered PCB to provide a common ground surface.
- 3. With the rise and fall times in the range of 10 ns to 30 ns, care is required to minimize the lengths of current carrying conductors to reduce their inductance and EMI from the high di/dt transients generated by the LM5110.
- 4. The LM5110 SOIC footprint is compatible with other industry standard drivers. Simply connect IN\_REF pin of the LM5110 to  $V_{EF}$  (pin 1 to pin 3) to operate the LM5110 in a standard single supply configuration.
- 5. If either channel is not being used, the respective input pin (IN\_A or IN\_B) should be connected to either IN REF or  $V_{CC}$  to avoid spurious output signals. If the shutdown feature is not used, the nSHDN pin should be connected to  $V_{CC}$  to avoid erratic behavior that would result if system noise were coupled into a floating 'nSHDN' pin.

**[LM5110](http://www.ti.com/product/lm5110?qgpn=lm5110)** SNVS255B –MAY 2004–REVISED SEPTEMBER 2016 **[www.ti.com](http://www.ti.com)**

EXAS **NSTRUMENTS** 

### **11.2 Layout Example**

<span id="page-15-0"></span>

**Figure 16. SOIC(8) Layout Example**

## <span id="page-15-1"></span>**11.3 Thermal Considerations**

The primary goal of thermal management is to maintain the integrated circuit (IC) junction temperature (T $_{\rm J}$ ) below a specified maximum operating temperature to ensure reliability. It is essential to estimate the maximum  $T<sub>1</sub>$  of IC components in worst case operating conditions. The junction temperature is estimated based on the power dissipated in the IC and the junction to ambient thermal resistance  $\theta_{JA}$  for the IC package in the application board and environment. The  $\theta_{JA}$  is not a given constant for the package and depends on the printed circuit board design and the operating environment.

### **11.3.1 Drive Power Requirement Calculations in LM5110**

The LM5110 dual low side MOSFET driver is capable of sourcing/sinking 3-A/5-A peak currents for short intervals to drive a MOSFET without exceeding package power dissipation limits. High peak currents are required to switch the MOSFET gate very quickly for operation at high frequencies.







#### **Thermal Considerations (continued)**

The schematic above shows a conceptual diagram of the LM5110 output and MOSFET load. Q1 and Q2 are the switches within the gate driver.  $R_G$  is the gate resistance of the external MOSFET, and  $C_{\text{IN}}$  is the equivalent gate capacitance of the MOSFET. The gate resistance Rg is usually very small and losses in it can be neglected. The equivalent gate capacitance is a difficult parameter to measure since it is the combination of  $C_{GS}$  (gate to source capacitance) and  $C_{GD}$  (gate to drain capacitance). Both of these MOSFET capacitances are not constants and vary with the gate and drain voltage. The better way of quantifying gate capacitance is the total gate charge Q<sub>G</sub> in coloumbs.  $\overline{Q}_G$  combines the charge required by  $\overline{C}_{GS}$  and  $\overline{C}_{GD}$  for a given gate drive voltage  $V_{GATE}$ .

Assuming negligible gate resistance, the total power dissipated in the MOSFET driver due to gate charge is approximated by

 $P_{DRIVER} = V_{GATE} \times Q_G \times F_{SW}$ 

where

•  $F_{SW}$  = switching frequency of the MOSFET (1) (1)

As an example, consider the MOSFET MTD6N15 whose gate charge specified as 30 nC for  $V_{GATE}$  = 12 V.

The power dissipation in the driver due to charging and discharging of MOSFET gate capacitances at switching frequency of 300 kHz and  $V_{GATE}$  of 12 V is equal to

 $P_{\text{DPIVER}} = 12 \text{ V} \times 30 \text{ nC} \times 300 \text{ kHz} = 0.108 \text{ W}.$  (2)

If both channels of the LM5110 are operating at equal frequency with equivalent loads, the total losses will be twice as this value which is 0.216 W.

In addition to the above gate charge power dissipation, - transient power is dissipated in the driver during output transitions. When either output of the LM5110 changes state, current will flow from  $V_{CC}$  to  $V_{EE}$  for a very brief interval of time through the output totem-pole N and P channel MOSFETs. The final component of power dissipation in the driver is the power associated with the quiescent bias current consumed by the driver input stage and undervoltage lockout sections.

Characterization of the LM5110 provides accurate estimates of the transient and quiescent power dissipation components. At 300-kHz switching frequency and 30-nC load used in the example, the transient power will be 8 mW. The 1-mA nominal quiescent current and 12-V  $V_{GATE}$  supply produce a 12-mW typical quiescent power.

Therefore the total power dissipation



We know that the junction temperature is given by



Or the rise in temperature is given by

 $T_{\text{RISE}} = T_J - T_A = P_D \times \theta_{JA}$  (5)

For SOIC-8 package θJA is estimated as 114°C/W see *Thermal [Information](#page-3-4)* section.

Therefore  $T_{RISE}$  is equal to

 $T_{\text{RISE}} = 0.236 \times 114 \approx 27^{\circ}\text{C}$  (6)

For WSON-10 package, the integrated circuit die is attached to leadframe die pad which is soldered directly to the printed circuit board. This substantially decreases the junction to ambient thermal resistance  $(\theta_{IA})$ .  $\theta_{IA}$  as low as 40°C/W is achievable with the WSON10 package. The resulting  $T_{RISE}$  for the dual driver example above is thereby reduced to just 9.5°.

#### **11.3.2 Continuous Current Rating of LM5110**

The LM5110 can deliver pulsed source/sink currents of 3 A and 5 A to capacitive loads. In applications requiring continuous load current (resistive or inductive loads), package power dissipation, limits the LM5110 current capability far below the 5-A sink/3-A source capability. Rated continuous current can be estimated both when sourcing current to or sinking current from the load. For example when sinking, the maximum sink current can be calculated using [Equation](#page-16-0) 7.

<span id="page-16-0"></span> $I_{\mathsf{SINK}}$  (MAX) :=  $\Big| \mathsf{T_J}(\mathsf{MAX})$  - T<sub>A</sub>  $\theta_{JA}$  · R<sub>DS</sub> (ON)

**EXAS STRUMENTS** 

## **Thermal Considerations (continued)**

#### where

•  $R_{DS}(on)$  is the on resistance of lower MOSFET in the output stage of LM5110.  $(7)$ 

Consider T<sub>J</sub>(max) of 125°C and  $\theta_{JA}$  of 114°C/W for an SO-8 package under the condition of natural convection and no air flow. If the ambient temperature (T<sub>A</sub>) is 60°C, and the R<sub>DS</sub>(on) of the LM5110 output at T<sub>J</sub>(max) is 2.5  $Ω$ , this equation yields  $I<sub>SINK</sub>$ (max) of 478 mA which is much smaller than 5-A peak pulsed currents.

Similarly, the maximum continuous source current can be calculated as

$$
I_{\text{SOURCE}}\text{ (MAX)} := \frac{T_{\text{J}}\text{(MAX)} - T_{\text{A}}}{\theta_{\text{JA}} \cdot V_{\text{DIODE}}}
$$

where

•  $V_{DIODE}$  is the voltage drop across hybrid output stage which varies over temperature and can be assumed to be about 1.1 V at  $T_J$ (max) of 125°C be about 1.1 V at T<sup>J</sup> (max) of 125°C (8)

Assuming the same parameters as above, this equation yields  $I_{\text{SOURCE}}(max)$  of 518 mA.



# <span id="page-18-0"></span>**12 Device and Documentation Support**

### <span id="page-18-1"></span>**12.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### <span id="page-18-2"></span>**12.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### <span id="page-18-3"></span>**12.3 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### <span id="page-18-4"></span>**12.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# <span id="page-18-5"></span>**12.5 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-18-6"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Oct-2024





# **TEXAS INSTRUMENTS**

www.ti.com 19-Oct-2024

# **TUBE**



# **B - Alignment groove width**

\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **DPR0010A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **DPR0010A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# **EXAMPLE STENCIL DESIGN**

# **DPR0010A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated