

# **BCD-to-Seven Segment Latch/Decoder/Driver**

#### MC14511B

The MC14511B BCD-to-seven segment latch/decoder/driver is constructed with complementary MOS (CMOS) enhancement mode devices and NPN bipolar output drivers in a single monolithic structure. The circuit provides the functions of a 4-bit storage latch, an 8421 BCD-to-seven segment decoder, and an output drive capability. Lamp test ( $\overline{\rm LT}$ ), blanking ( $\overline{\rm BI}$ ), and latch enable (LE) inputs are used to test the display, to turn-off or pulse modulate the brightness of the display, and to store a BCD code, respectively. It can be used with seven-segment light-emitting diodes (LED), incandescent, fluorescent, gas discharge, or liquid crystal readouts either directly or indirectly.

Applications include instrument (e.g., counter, DVM, etc.) display driver, computer/calculator display driver, cockpit display driver, and various clock, watch, and timer uses.

#### **Features**

- Low Logic Circuit Power Dissipation
- High-Current Sourcing Outputs (Up to 25 mA)
- Latch Storage of Code
- Blanking Input
- Lamp Test Provision
- Readout Blanking on all Illegal Input Combinations
- Lamp Intensity Modulation Capability
- Time Share (Multiplexing) Facility
- Supply Voltage Range = 3.0 V to 18 V
- Capable of Driving Two Low-power TTL Loads, One Low-power Schottky TTL Load, or Two HTL Loads Over the Rated Temperature Range
- Chip Complexity: 216 FETs or 54 Equivalent Gates
- Triple Diode Protection on all Inputs
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

#### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>) (Note 1)

| Symbol             | Parameter                                                    | Value                         | Unit |
|--------------------|--------------------------------------------------------------|-------------------------------|------|
| $V_{DD}$           | DC Supply Voltage Range                                      | -0.5 to +18.0                 | V    |
| V <sub>in</sub>    | Input Voltage Range, All Inputs                              | -0.5 to V <sub>DD</sub> + 0.5 | ٧    |
| ı                  | DC Current Drain per Input Pin                               | 10                            | mA   |
| $P_{D}$            | Power Dissipation, per Package (Note 2)                      | 500                           | mW   |
| $T_A$              | Operating Temperature Range                                  | -55 to +125                   | °C   |
| T <sub>stg</sub>   | Storage Temperature Range                                    | -65 to +150                   | °C   |
| I <sub>OHmax</sub> | Maximum Output Drive Current (Source) per Output             | 25                            | mA   |
| P <sub>OHmax</sub> | Maximum Continuous Output Power (Source) per Output (Note 3) | 50                            | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1

- 1. Maximum Ratings are those values beyond which damage to the device may occur.
- 2. Temperature Derating: "D/DW" Packages: -7.0 mW/°C From 65°C to 125°C
- 3.  $P_{OHmax} = I_{OH} (V_{DD} V_{OH})$





D SUFFIX DW SUFFIX
CASE 751B CASE 751G

#### **MARKING DIAGRAMS**





SOIC-16

A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G = Pb-Free Package

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet.

This device contains protection circuitry to protect the inputs against damage due to high static voltages or electric fields. However, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. A destructive high current mode may occur if  $V_{in}$  and  $V_{out}$  are not constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ .

Due to the sourcing capability of this circuit, damage can occur to the device if  $V_{DD}$  is applied, and the outputs are shorted to  $V_{SS}$  and are at a logical 1 (See Maximum Ratings).

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ).

#### **PIN ASSIGNMENT**



#### **DISPLAY**



**TRUTH TABLE** 

| Inputs           |             |             |                  |                  |                  |                  |                  |                  | Ou               | tputs            | 3                |                  |                  |                                  |
|------------------|-------------|-------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|----------------------------------|
| LE               | BI          | LT          | D                | С                | В                | Α                | а                | b                | С                | d                | е                | f                | g                | Display                          |
| Х                | Х           | 0           | Х                | Χ                | Χ                | Χ                | 1                | 1                | 1                | 1                | 1                | 1                | 1                | 8                                |
| Х                | 0           | 1           | Х                | Χ                | Χ                | Χ                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | Blank                            |
| 0<br>0<br>0<br>0 | 1<br>1<br>1 | 1 1 1 1     | 0<br>0<br>0<br>0 | 0<br>0<br>0      | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | 1<br>0<br>1<br>1 | 1<br>1<br>1<br>1 | 1<br>1<br>0<br>1 | 1<br>0<br>1<br>1 | 1<br>0<br>1<br>0 | 1<br>0<br>0<br>0 | 0<br>0<br>1<br>1 | 0<br>1<br>2<br>3                 |
| 0<br>0<br>0<br>0 | 1<br>1<br>1 | 1<br>1<br>1 | 0<br>0<br>0<br>0 | 1<br>1<br>1<br>1 | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | 0<br>1<br>0<br>1 | 1<br>0<br>0<br>1 | 1<br>1<br>1<br>1 | 0<br>1<br>1<br>0 | 0<br>0<br>1<br>0 | 1<br>1<br>1<br>0 | 1<br>1<br>1<br>0 | 4<br>5<br>6<br>7                 |
| 0<br>0<br>0<br>0 | 1 1 1 1     | 1<br>1<br>1 | 1<br>1<br>1      | 0<br>0<br>0<br>0 | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | 1<br>1<br>0<br>0 | 1<br>1<br>0<br>0 | 1<br>1<br>0<br>0 | 1<br>0<br>0<br>0 | 1<br>0<br>0<br>0 | 1<br>1<br>0<br>0 | 1<br>1<br>0<br>0 | 8<br>9<br>Blank<br>Blank         |
| 0<br>0<br>0<br>0 | 1<br>1<br>1 | 1<br>1<br>1 | 1<br>1<br>1      | 1<br>1<br>1<br>1 | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | 0<br>0<br>0<br>0 | Blank<br>Blank<br>Blank<br>Blank |
| 1                | 1           | 1           | Χ                | Х                | Х                | Χ                |                  |                  |                  | *                |                  |                  |                  | *                                |

X = Don't Care

<sup>\*</sup>Depends upon the BCD code previously applied when LE = 0

#### **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                                                    |        |                 |                        | - 55°C                            |                       | 25°C                              |                                                    |                      | 125°C                               |                       |      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------|------------------------|-----------------------------------|-----------------------|-----------------------------------|----------------------------------------------------|----------------------|-------------------------------------|-----------------------|------|
| Characteristic                                                                                                                                                                     |        | Symbol          | V <sub>DD</sub><br>Vdc | Min                               | Max                   | Min                               | Typ<br>(Note 4)                                    | Max                  | Min                                 | Max                   | Unit |
| Output Voltage "0" V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                                                          | Level  | V <sub>OL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                       | 0.05<br>0.05<br>0.05  | -<br>-<br>-                       | 0<br>0<br>0                                        | 0.05<br>0.05<br>0.05 | -<br>-<br>-                         | 0.05<br>0.05<br>0.05  | Vdc  |
| V <sub>in</sub> = 0 or V <sub>DD</sub> "1"                                                                                                                                         | Level  | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.1<br>9.1<br>14.1                | -<br>-<br>-           | 4.1<br>9.1<br>14.1                | 4.57<br>9.58<br>14.59                              | -<br>-<br>-          | 4.1<br>9.1<br>14.1                  | -<br>-<br>-           | Vdc  |
| Input Voltage # "0" (V <sub>O</sub> = 3.8 or 0.5 Vdc) (V <sub>O</sub> = 8.8 or 1.0 Vdc) (V <sub>O</sub> = 13.8 or 1.5 Vdc)                                                         | Level  | V <sub>IL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                       | 1.5<br>3.0<br>4.0     | -<br>-<br>-                       | 2.25<br>4.50<br>6.75                               | 1.5<br>3.0<br>4.0    | -<br>-<br>-                         | 1.5<br>3.0<br>4.0     | Vdc  |
| (V <sub>O</sub> = 0.5 or 3.8 Vdc)<br>(V <sub>O</sub> = 1.0 or 8.8 Vdc)<br>(V <sub>O</sub> = 1.5 or 13.8 Vdc)                                                                       | Level  | V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11                  | -<br>-<br>-           | 3.5<br>7.0<br>11                  | 2.75<br>5.50<br>8.25                               | -<br>-<br>-          | 3.5<br>7.0<br>11                    | -<br>-<br>-           | Vdc  |
| Output Drive Voltage (I <sub>OH</sub> = 0 mA) S (I <sub>OH</sub> = 5.0 mA) (I <sub>OH</sub> = 10 mA) (I <sub>OH</sub> = 15 mA) (I <sub>OH</sub> = 20 mA) (I <sub>OH</sub> = 25 mA) | Source | V <sub>OH</sub> | 5.0                    | 4.1<br>-<br>3.9<br>-<br>3.4<br>-  |                       | 4.1<br>-<br>3.9<br>-<br>3.4<br>-  | 4.57<br>4.24<br>4.12<br>3.94<br>3.70<br>3.54       | 1 1 1 1              | 4.1<br>-<br>3.5<br>-<br>3.0<br>-    | -<br>-<br>-<br>-      | Vdc  |
| (I <sub>OH</sub> = 0 mA)<br>(I <sub>OH</sub> = 5.0 mA)<br>(I <sub>OH</sub> = 10 mA)<br>(I <sub>OH</sub> = 15 mA)<br>(I <sub>OH</sub> = 20 mA)<br>(I <sub>OH</sub> = 25 mA)         |        |                 | 10                     | 9.1<br>-<br>9.0<br>-<br>8.6<br>-  | -<br>-<br>-<br>-<br>- | 9.1<br>-<br>9.0<br>-<br>8.6<br>-  | 9.58<br>9.26<br>9.17<br>9.04<br>8.90<br>8.70       | -<br>-<br>-<br>-     | 9.1<br>-<br>8.6<br>-<br>8.2<br>-    | -<br>-<br>-<br>-<br>- | Vdc  |
| (I <sub>OH</sub> = 0 mA)<br>(I <sub>OH</sub> = 5.0 mA)<br>(I <sub>OH</sub> = 10 mA)<br>(I <sub>OH</sub> = 15 mA)<br>(I <sub>OH</sub> = 20 mA)<br>(I <sub>OH</sub> = 25 mA)         |        |                 | 15                     | 14.1<br>-<br>14<br>-<br>13.6<br>- | -<br>-<br>-<br>-<br>- | 14.1<br>-<br>14<br>-<br>13.6<br>- | 14.59<br>14.27<br>14.18<br>14.07<br>13.95<br>13.70 | -<br>-<br>-<br>-     | 14.1<br>-<br>13.6<br>-<br>13.2<br>- | -<br>-<br>-<br>-<br>- | Vdc  |
| Output Drive Current<br>(V <sub>OL</sub> = 0.4 V)<br>(V <sub>OL</sub> = 0.5 V)<br>(V <sub>OL</sub> = 1.5 V)                                                                        | Sink   | I <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                | -<br>-<br>-           | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                                | -<br>-<br>-          | 0.36<br>0.9<br>2.4                  | -<br>-<br>-           | mAdc |
| Input Current                                                                                                                                                                      | ·      | l <sub>in</sub> | 15                     | -                                 | ± 0.1                 | -                                 | ±0.00001                                           | ± 0.1                | -                                   | ± 1.0                 | μAdc |
| Input Capacitance                                                                                                                                                                  |        | C <sub>in</sub> | -                      | -                                 | -                     | -                                 | 5.0                                                | 7.5                  | -                                   | -                     | pF   |
| Quiescent Current (Per Package) $V_{in} = 0$ or $V_{D}$ $I_{out} = 0$ $\mu A$                                                                                                      | DD,    | I <sub>DD</sub> | 5.0<br>10<br>15        | -<br>-<br>-                       | 5.0<br>10<br>20       | -<br>-<br>-                       | 0.005<br>0.010<br>0.015                            | 5.0<br>10<br>20      | -<br>-<br>-                         | 150<br>300<br>600     | μAdc |
| Total Supply Current (Notes 5 & (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, a buffers switching)                                                 | ,      | Ι <sub>Τ</sub>  | 5.0<br>10<br>15        |                                   |                       | $I_T = (3$                        | 1.9 μΑ/kHz) f<br>3.8 μΑ/kHz) f<br>5.7 μΑ/kHz) f    | + I <sub>DD</sub>    |                                     |                       | μAdc |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Noise Margin for both "1" and "0" level =

1.0 Vdc min @ V<sub>DD</sub> = 5.0 Vdc 2.0 Vdc min @ V<sub>DD</sub> = 10 Vdc

- 2.5 Vdc min @ V<sub>DD</sub> = 15 Vdc 5. The formulas given are for the typical characteristics only at 25°C. 6. To calculate total supply current at loads other than 50 pF:

$$I_T(C_L) = I_T(50 \text{ pF}) + 3.5 \text{ x } 10^{-3} \text{ (}C_L - 50\text{) }V_{DD}f$$

where:  $I_{T}$  is in  $\mu A$  (per package),  $C_{L}$  in pF,  $V_{DD}$  in Vdc, and f in kHz is input frequency.

<sup>4.</sup> Noise immunity specified for worst-case input combination.

### **SWITCHING CHARACTERISTICS** (Note 7) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ )

| Characteristic                                                                                                                                                                                                          | Symbol           | V <sub>DD</sub><br>Vdc | Min               | Тур               | Max                | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------|-------------------|-------------------|--------------------|------|
| Output Rise Time $t_{TLH} = (0.40 \text{ ns/pF}) \text{ C}_{L} + 20 \text{ ns} \\ t_{TLH} = (0.25 \text{ ns/pF}) \text{ C}_{L} + 17.5 \text{ ns} \\ t_{TLH} = (0.20 \text{ ns/pF}) \text{ C}_{L} + 15 \text{ ns}$       | t <sub>TLH</sub> | 5.0<br>10<br>15        | -<br>-<br>-       | 40<br>30<br>25    | 80<br>60<br>50     | ns   |
| Output Fall Time $t_{THL} = (1.5 \text{ ns/pF}) \text{ C}_{L} + 50 \text{ ns} \\ t_{THL} = (0.75 \text{ ns/pF}) \text{ C}_{L} + 37.5 \text{ ns} \\ t_{THL} = (0.55 \text{ ns/pF}) \text{ C}_{L} + 37.5 \text{ ns}$      | t <sub>THL</sub> | 5.0<br>10<br>15        | -<br>-<br>-       | 125<br>75<br>65   | 250<br>150<br>130  | ns   |
| Data Propagation Delay Time $t_{PLH} = (0.40 \text{ ns/pF}) \text{ C}_L + 620 \text{ ns}$ $t_{PLH} = (0.25 \text{ ns/pF}) \text{ C}_L + 237.5 \text{ ns}$ $t_{PLH} = (0.20 \text{ ns/pF}) \text{ C}_L + 165 \text{ ns}$ | t <sub>PLH</sub> | 5.0<br>10<br>15        | -<br>-<br>-       | 640<br>250<br>175 | 1280<br>500<br>350 | ns   |
| $t_{PHL}$ = (1.3 ns/pF) $C_L$ + 655 ns<br>$t_{PHL}$ = (0.60 ns/pF) $C_L$ + 260 ns<br>$t_{PHL}$ = (0.35 ns/pF) $C_L$ + 182.5 ns                                                                                          | t <sub>PHL</sub> | 5.0<br>10<br>15        | -<br>-<br>-       | 720<br>290<br>200 | 1440<br>580<br>400 |      |
|                                                                                                                                                                                                                         | t <sub>PLH</sub> | 5.0<br>10<br>15        | -<br>-<br>-       | 600<br>200<br>150 | 750<br>300<br>220  | ns   |
| $t_{PHL}$ = (0.85 ns/pF) $C_L$ + 442.5 ns<br>$t_{PHL}$ = (0.45 ns/pF) $C_L$ + 177.5 ns<br>$t_{PHL}$ = (0.35 ns/pF) $C_L$ + 142.5 ns                                                                                     | t <sub>PHL</sub> | 5.0<br>10<br>15        | -<br>-<br>-       | 485<br>200<br>160 | 970<br>400<br>320  |      |
|                                                                                                                                                                                                                         | t <sub>PLH</sub> | 5.0<br>10<br>15        | -<br>-<br>-       | 313<br>125<br>90  | 625<br>250<br>180  | ns   |
| $t_{PHL}$ = (1.3 ns/pF) $C_L$ + 248 ns<br>$t_{PHL}$ = (0.45 ns/pF) $C_L$ + 102.5 ns<br>$t_{PHL}$ = (0.35 ns/pF) $C_L$ + 72.5 ns                                                                                         | t <sub>PHL</sub> | 5.0<br>10<br>15        | -<br>-<br>-       | 313<br>125<br>90  | 625<br>250<br>180  |      |
| Setup Time                                                                                                                                                                                                              | t <sub>su</sub>  | 5.0<br>10<br>15        | 100<br>40<br>30   | -<br>-<br>-       | -<br>-<br>-        | ns   |
| Hold Time                                                                                                                                                                                                               | t <sub>h</sub>   | 5.0<br>10<br>15        | 60<br>40<br>30    | -<br>-<br>-       | -<br>-<br>-        | ns   |
| Latch Enable Pulse Width                                                                                                                                                                                                | t <sub>WL</sub>  | 5.0<br>10<br>15        | 520<br>220<br>130 | 260<br>110<br>65  | -<br>-<br>-        | ns   |

<sup>7.</sup> The formulas given are for the typical characteristics only.

Input LE low, and Inputs D,  $\overline{BI}$  and  $\overline{LT}$  high. f in respect to a system clock. All outputs connected to respective  $C_L$  loads.



Figure 1. Dynamic Power Dissipation Signal Waveforms





(c) Data DCBA strobed into latches.

Figure 2. Dynamic Signal Waveforms

#### **CONNECTIONS TO VARIOUS DISPLAY READOUTS**

#### LIGHT EMITTING DIODE (LED) READOUT





#### **INCANDESCENT READOUT**



#### **FLUORESCENT READOUT**



(CAUTION: Maximum working voltage = 18.0 V)

#### **GAS DISCHARGE READOUT**



\*\*A filament pre-warm resistor is recommended to reduce filament thermal shock and increase the effective cold resistance of the filament.

#### LIQUID CRYSTAL (LCD) READOUT



Direct DC drive of LCD's not recommended for life of LCD readouts.



Figure 3. Logic Diagram

#### **ORDERING INFORMATION**

| Device          | Package               | Shipping <sup>†</sup> |
|-----------------|-----------------------|-----------------------|
| MC14511BDG      | SOIC-16<br>(Pb-Free)  | 48 Units / Rail       |
| MC14511BDR2G    | SOIC-16<br>(Pb-Free)  | 2500 / Tape & Reel    |
| MC14511BDWR2G   | SO-16 WB<br>(Pb-Free) | 1000 / Tape & Reel    |
| NLV14511BDWR2G* | SO-16 WB<br>(Pb-Free) | 1000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging

Specifications Brochure, BRD8011/D.
\*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.





#### SOIC-16 9.90x3.90x1.37 1.27P CASE 751B ISSUE M

**DATE 18 OCT 2024** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018.
- 2. DIMENSION IN MILLIMETERS. ANGLE IN DEGREES.
- 3. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD PROTRUSION.
- 4. MAXIMUM MOLD PROTRUSION 0.15mm PER SIDE.
- 5. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127mm TOTAL IN EXCESS OF THE 6 DIMENSION AT MAXIMUM MATERIAL CONDITION.







| MILLIMETERS |                                |          |      |  |  |  |  |
|-------------|--------------------------------|----------|------|--|--|--|--|
| DIM         | MIN                            | NOM      | MAX  |  |  |  |  |
| А           | 1.35                           | 1.55     | 1.75 |  |  |  |  |
| A1          | 0.10                           | 0.18     | 0.25 |  |  |  |  |
| A2          | 1.25                           | 1.37     | 1.50 |  |  |  |  |
| b           | 0.35                           | 0.42     | 0.49 |  |  |  |  |
| С           | 0.19                           | 0.22     | 0.25 |  |  |  |  |
| D           |                                | 9.90 BSC |      |  |  |  |  |
| E           | 6.00 BSC                       |          |      |  |  |  |  |
| E1          | 3.90 BSC                       |          |      |  |  |  |  |
| е           | 1.27 BSC                       |          |      |  |  |  |  |
| h           | 0.25                           |          | 0.50 |  |  |  |  |
| L           | 0.40                           | 0.83     | 1.25 |  |  |  |  |
| L1          |                                | 1.05 REF |      |  |  |  |  |
| Θ           | 0.                             |          | 7.   |  |  |  |  |
| TOLERAN     | TOLERANCE OF FORM AND POSITION |          |      |  |  |  |  |
| aaa         |                                | 0.10     |      |  |  |  |  |
| bbb         | 0.20                           |          |      |  |  |  |  |
| ccc         | 0.10                           |          |      |  |  |  |  |
| ddd         |                                | 0.25     | ·    |  |  |  |  |
| eee         |                                | 0.10     |      |  |  |  |  |



#### RECOMMENDED MOUNTING FOOTPRINT

\*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE onsemi SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D

| DOCUMENT NUMBER: | 98ASB42566B              | Electronic versions are uncontrolled except when accessed directly from the Document Reposito Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |  |
|------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| DESCRIPTION:     | SOIC-16 9.90X3.90X1.37 1 | SOIC-16 9.90X3.90X1.37 1.27P                                                                                                                                                  |  |  |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

#### **SOIC-16 9.90x3.90x1.37 1.27P** CASE 751B

ISSUE M

**DATE 18 OCT 2024** 

## GENERIC MARKING DIAGRAM\*



XXXXX = Specific Device Code A = Assembly Location

WL = Wafer Lot
 Y = Year
 WW = Work Week
 G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1:                 |                                                              | STYLE 2:                        |                                           | STYLE 3:                        | S                                                                                                 | TYLE 4: |                   |
|--------------------------|--------------------------------------------------------------|---------------------------------|-------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------|---------|-------------------|
|                          | COLLECTOR                                                    | PIN 1.                          | CATHODE                                   | PIN 1.                          | COLLECTOR, DYE #1                                                                                 | PIN 1.  | COLLECTOR, DYE #1 |
|                          | BASE                                                         | 2.                              | ANODE                                     | 2.                              | BASE. #1                                                                                          | 2.      |                   |
| 3.                       | EMITTER                                                      | 3.                              | NO CONNECTION                             | 3.                              | EMITTER. #1                                                                                       | 3.      |                   |
| 4.                       | NO CONNECTION                                                | 4.                              | CATHODE                                   | 4.                              | COLLECTOR, #1                                                                                     | 4.      | COLLECTOR, #2     |
| 5.                       | EMITTER                                                      | 5.                              | CATHODE                                   | 5.                              | COLLECTOR, #2                                                                                     | 5.      | COLLECTOR, #3     |
| 6.                       | BASE                                                         | 6.                              | NO CONNECTION                             | 6.                              | BASE, #2                                                                                          | 6.      | COLLECTOR, #3     |
| 7.                       | COLLECTOR                                                    | 7.                              | ANODE                                     | 7.                              | EMITTER, #2                                                                                       | 7.      | COLLECTOR, #4     |
| 8.                       | COLLECTOR                                                    | 8.                              | CATHODE                                   | 8.                              | COLLECTOR, #2                                                                                     | 8.      | COLLECTOR, #4     |
| 9.                       | BASE                                                         | 9.                              | CATHODE                                   | 9.                              | COLLECTOR, #3                                                                                     | 9.      | BASE, #4          |
| 10.                      | EMITTER                                                      | 10.                             | ANODE                                     | 10.                             | BASE, #3                                                                                          | 10.     | EMITTER, #4       |
| 11.                      | NO CONNECTION                                                | 11.                             | NO CONNECTION                             | 11.                             | EMITTER, #3                                                                                       | 11.     |                   |
|                          | EMITTER                                                      | 12.                             | CATHODE                                   | 12.                             | COLLECTOR, #3                                                                                     | 12.     |                   |
| 13.                      | BASE                                                         | 13.                             |                                           | 13.                             | COLLECTOR, #4                                                                                     | 13.     | BASE, #2          |
| 14.                      | COLLECTOR                                                    | 14.                             | NO CONNECTION                             | 14.                             | BASE, #4                                                                                          | 14.     |                   |
| 15.                      | EMITTER                                                      | 15.                             | ANODE                                     | 15.                             | EMITTER, #4                                                                                       | 15.     |                   |
| 16.                      | COLLECTOR                                                    | 16.                             | CATHODE                                   | 16.                             | COLLECTOR, #4                                                                                     | 16.     | EMITTER, #1       |
|                          |                                                              |                                 |                                           |                                 |                                                                                                   |         |                   |
| STYLE 5:                 |                                                              | STYLE 6:                        |                                           | STYLE 7:                        |                                                                                                   |         |                   |
| PIN 1.                   | DRAIN, DYE #1                                                | PIN 1.                          | CATHODE                                   | PIN 1.                          | SOURCE N-CH                                                                                       |         |                   |
| 2.                       | DRAIN, #1                                                    | 2.                              | CATHODE                                   | 2.                              | COMMON DRAIN (OUTPUT)                                                                             |         |                   |
| 3.                       | DRAIN, #2                                                    | 3.                              | CATHODE                                   | 3.                              | COMMON DRAIN (OUTPUT)                                                                             |         |                   |
| 4.                       | DRAIN, #2                                                    | 4.                              | CATHODE                                   | 4.                              | GATE P-CH                                                                                         |         |                   |
| 5.                       | DRAIN, #3                                                    | 5.                              |                                           | 5.                              | COMMON DRAIN (OUTPUT)                                                                             |         |                   |
| 6.                       | DRAIN, #3                                                    | 6.                              |                                           | 6.                              | COMMON DRAIN (OUTPUT)                                                                             |         |                   |
| 7.                       | DRAIN, #4                                                    |                                 | CATHODE                                   | 7.                              | COMMON DRAIN (OUTPUT)                                                                             |         |                   |
| 8.                       | DRAIN, #4                                                    |                                 | CATHODE                                   | 8.                              | SOURCE P-CH                                                                                       |         |                   |
| 9.                       | GATE, #4                                                     |                                 | ANODE                                     | 9.                              | SOURCE P-CH                                                                                       |         |                   |
| 10.                      | SOURCE, #4                                                   | 10                              | ANODE                                     | 10.                             | COMMON DRAIN (OUTPUT)                                                                             |         |                   |
|                          |                                                              |                                 |                                           |                                 |                                                                                                   |         |                   |
| 11.                      | GATE, #3                                                     | 11.                             | ANODE                                     | 11.                             | COMMON DRAIN (OUTPUT)                                                                             |         |                   |
| 12.                      | GATE, #3<br>SOURCE, #3                                       | 11.<br>12.                      | ANODE<br>ANODE                            | 11.<br>12.                      | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)                                                    |         |                   |
| 12.<br>13.               | GATE, #3<br>SOURCE, #3<br>GATE, #2                           | 11.<br>12.<br>13.               | ANODE<br>ANODE<br>ANODE                   | 11.<br>12.<br>13.               | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE N-CH                                       |         |                   |
| 12.<br>13.<br>14.        | GATE, #3<br>SOURCE, #3<br>GATE, #2<br>SOURCE, #2             | 11.<br>12.<br>13.<br>14.        | ANODE<br>ANODE<br>ANODE<br>ANODE          | 11.<br>12.<br>13.<br>14.        | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE N-CH COMMON DRAIN (OUTPUT)                       |         |                   |
| 12.<br>13.<br>14.<br>15. | GATE, #3<br>SOURCE, #3<br>GATE, #2<br>SOURCE, #2<br>GATE, #1 | 11.<br>12.<br>13.<br>14.<br>15. | ANODE<br>ANODE<br>ANODE<br>ANODE<br>ANODE | 11.<br>12.<br>13.<br>14.<br>15. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE N-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) |         |                   |
| 12.<br>13.<br>14.        | GATE, #3<br>SOURCE, #3<br>GATE, #2<br>SOURCE, #2             | 11.<br>12.<br>13.<br>14.        | ANODE<br>ANODE<br>ANODE<br>ANODE          | 11.<br>12.<br>13.<br>14.        | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE N-CH COMMON DRAIN (OUTPUT)                       |         |                   |

| DOCUMENT NUMBER: | 98ASB42566B                  | Electronic versions are uncontrolled except when accessed directly from the Document Reposit Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-16 9.90X3.90X1.37 1.27P |                                                                                                                                                                              | PAGE 2 OF 2 |  |  |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





SCALE 1:1

**♦** 0.25**₩** B**₩** 

PIN 1 --INDICATOR

SOIC-16 WB CASE 751G ISSUE E

**DATE 08 OCT 2021** 

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: MILLIMETERS
- DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.
- MAXIMUM MOLD PROTRUSION OR FLASH TO BE 0.15 PER SIDE.







DETAIL A



DETAIL A

END VIEW

#### **GENERIC MARKING DIAGRAM\***

SIDE VIEW

TOP VIEW

RRRR

-16X R

**♦** 0.25**@**|T|AS|BS|



XXXXX = Specific Device Code = Assembly Location

WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98ASB42567B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:     | SOIC-16 WB  |                                                                                                                                                                               | PAGE 1 OF 1 |  |  |  |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales