# PWM Controller, Fixed Frequency, Current Mode

The NCP1230 represents a major leap towards achieving standby power in medium−to−high power Switched−Mode PowerSupplies such as notebook adapters, offine battery chargers and onsumer electronics equipment. Housed in a compact 8−pin package (SOIC−8, SOIC−7, or PDIP-7), the NCP1230 contains all needecontrol functionality to build a rugged and efficient power supply. The NCP1230 is a current mode controller with internal ramp compensation. Among the unique features offered by the NCP1230 is an event management scheme that can disable the front−end PFC circuit during standby, thus reducing the no load power consumption. The NCP1230 itself goes into cycle skipping at light loads while limiting peak current ( $\frac{1}{5\%}$  of nominal peak) so that no acoustic noise is generated. The NCP1230 has a highvoltage startup circuit that eliminates external components and reduces power consumption.

The NCP1230 also features an internal latching function that can be used for OVP protection. This latch is triggered by pulling the CS pin above 3.0 V and can only be reset by pulling  $V_{CC}$  to ground. True overload protection, internal 2.5 ms soft−start, internal leading edge blanking, internal frequency dithering for low EMI are some of the other important features offered by the NCP1230.

#### **Features**

- Current−Mode Operation with Internal Ramp Compensation
- Internal High−Voltage Startup Current Source for Loss−Less Startup
- Extremely Low No−Load Standby Power
- Skip−Cycle Capability at Low Peak Currents
- Direct Connection to PFC Controller for Improved No−Load Standby **Power**
- Internal 2.5 ms Soft−Start
- Internal Leading Edge Blanking
- Latched Primary Overcurrent and Overvoltage Protection
- Short−Circuit Protection Independent of Auxiliary Level
- Internal Frequency Jittering for Improved EMI Signature
- +500 mA/−800 mA Peak Current Drive Capability
- Available in Three Frequency Options: 65 kHz, 100 kHz, and 133 kHz
- Direct Optocoupler Connection
- SPICE Models Available for TRANsient and AC Analysis
- This is a Pb−Free Device

# **Typical Applications**

- High Power AC−DC Adapters for Notebooks, etc.
- Offline Battery Chargers
- Set−Top Boxes Power Supplies, TV, Monitors, etc.



# **ON Semiconductor®**

**[www.onsemi.com]( http://www.onsemi.com/)**







#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the ordering information section on page [4](#page-3-0) of this data sheet.



**Figure 1. Typical Application Example**

# **PIN FUNCTION DESCRIPTION**





#### <span id="page-3-0"></span>**MAXIMUM RATINGS** (Notes 1 and 2)



Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. This device series contains ESD protection and exceeds the following tests:

Pin 1−6: Human Body Model 2000 V per JEDEC Standard JES22, Method A114E.

Machine Model Method 200 V per JEDEC Standard JESD22, Method A115A.

Pin 8 is the HV startup of the device and is rated to the maximum rating of the part, or 500 V.

2. This device contains latchup protection and exceeds 100 mA per JEDEC Standard JESD78.

#### **ORDERING INFORMATION**



†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Verified by Design.





Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 4. Verified by Design.



# **TYPICAL PERFORMANCE CHARACTERISTICS**



 $12.0$   $-50$ 

VCC(off), THRESHOLD (V)

TJ, JUNCTION TEMPERATURE (°C) −50 −25 0 25 50 75 100 125





150

### **TYPICAL PERFORMANCE CHARACTERISTICS**













Figure 5. V<sub>CC</sub> Latch Threshold vs. Temperature Figure 6. I<sub>CC1</sub> Internal Current Consumption, No Load **vs. Temperature**



**Figure 8. I<sub>CC3</sub> Internal Consumption, Latch−Off Phase vs. Temperature**





# **TYPICAL PERFORMANCE CHARACTERISTICS**





**Figure 11. Minimum Startup Voltage vs. Temperature Figure 12. Leakage Current vs. Temperature**



**Figure 13. Drive Source Resistance vs. Temperature Figure 14. Drive Sink Resistance vs. Temperature**









150



725

750

Vskip (mV)

775

800













80  $V_{CC}$  = 13 V 75 FREQUENCY (KHZ) FREQUENCY (kHz) 70 65 60 55  $50\frac{1}{-50}$ −50 −25 0 25 50 75 100 125 150 TJ, JUNCTION TEMPERATURE (°C)

**Figure 19. Soft−Start vs. Temperature Figure 20. Frequency (65 kHz) vs. Temperature**



**Figure 21. Frequency (100 kHz) vs. Temperature Figure 22. Frequency (133 kHz) vs. Temperature**

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 27. Fault Time Delay vs. Temperature **Figure 28. Vl<sub>atch</sub> vs. Temperature** 

## **OPERATING DESCRIPTION**

#### **Introduction**

The NCP1230 is a current mode controller which provides a high level of integration by providing all the required control logic, protection, and a PWM Drive Output into a single chip which is ideal for low cost, medium to high power off−line application, such as notebook adapters, battery chargers, set−boxes, TV, and computer monitors.

The NCP1230 can be connected directly to a high voltage source providing lossless startup, and eliminating external startup circuitry. In addition, the NCP1230 has a PFC\_V<sub>CC</sub> output pin which provides the bias supply power for a Power Factor Correction controller, or other logic. The NCP1230 has an event management scheme which disables the  $PFC_V_{CC}$  output during standby, and overload conditions.

#### **PFC** V<sub>CC</sub>

As shown on the internal NCP1230 diagram, an internal low impedance switch SW1 routes Pin 6 ( $V_{CC}$ ) to Pin 1 when the power supply is operating under nominal load conditions. The PFC\_V<sub>CC</sub> signal is capable of delivering up to 35 mA of continuous current for a PFC Controller, or other logic.

Connecting the NCP1230 PFC\_V<sub>CC</sub> output to a PFC Controller chip is very straight forward, refer to the "Typical Application Example" all that is generally required is a small decoupling capacitor  $(0.1 \mu F)$ .





#### **Feedback**

The feedback pin has been designed to be connected directly to the open−collector output of an optocoupler. The pin is pulled–up through a 20 k $\Omega$  resistor to the internal Vdd fb supply (5 volts nominal). The feedback input signal is divided down, by a factor of three, and connected to the negative (−) input of the PWM comparator. The positive (+) input to the PWM comparator is the current sense signal (Figure 30).

The NCP1230 is a peak current mode controller, where the feedback signal is proportional to the output power. At the beginning of the cycle, the power switch is turns−on and the current begins to increase in the primary of the transformer, when the peak current crosses the feedback voltage level, the PWM comparators switches from a logic level low, to a logic level high, resetting the PWM latching Flip−Flop, turning off the power switch until the next oscillator clock cycle begins.



The feedback pin input is clamped to a nominal 10 volt for ESD protection.

#### **Skip Mode**

The feedback input is connected in parallel with the skip cycle logic (Figure 31). When the feedback voltage drops below 25% of the maximum peak current (1.0 V/Rsense) the IC prevents the current from decreasing any further and starts to blank the output pulses. This is called the skip cycle mode. While the controller is in the burst mode the power transfer now depends upon the duty cycle of the pulse burst width which reduces the average input power demand.

$$
V_{\text{C}} = I_{\text{pk}} \cdot R_{\text{S}} \cdot 3
$$

where:

 $V_c$  = control voltage (Feedback pin input),  $I_{\rm pk}$  = Peak primary current,  $R_s$  = Current sense resistor, 3 = Feedback divider ratio.

$$
SkipLevel = 3V \cdot 25\% = 0.75V
$$

$$
I_{pk} = \frac{0.75}{R_S \cdot 3}
$$

where:

$$
I_{pk} \cdot R_{s} = 1V
$$

$$
I_{pk} = \sqrt{\frac{2 \cdot P_{in}}{L_{p} \cdot f}}
$$

where:

 $P_{in}$  = is the power level where the NCP1230 will go into the skip mode

 $L_p$  = Primary inductance

 $f = NCP1230$  controller frequency

$$
P_{in} = \frac{L_p \cdot f \cdot l_{pk}2}{2}
$$

$$
P_{in} = \frac{P_{out}}{Eff}
$$

where:

 $Eff =$  the power supply efficiency

$$
R_{out} = \frac{E_{out}^2}{P_{out}}
$$



#### **Figure 31.**

During the skip mode the PFC\_Vcc signal (pin 1) is asserted into a high impedance state when a light load condition is detected and confirmed, Figure [32](#page-12-0) shows typical waveforms. The first section of the waveform shows a normal startup condition, where the output voltage is low, as a result the feedback signal will be high asking the controller to provide the maximum power to the output. The second phase is under normal loading, and the output is in regulation. The third phase is when the output power drops below the 25% threshold (the feedback voltage drops to 0.75 volts). When this occurs, the 125 msec timer starts, and if the conditions is still present after the time output period, the <span id="page-12-0"></span>NCP1230 confirms that the low output power condition is present, and the internal SW1 opens, and the PFC\_Vcc signal output is shuts down. While the NCP1230 is in the skip mode the FB pin will move around the 750 mV threshold level, with approximately 100 mVp−p of hysteresis on the skip comparator, at a period which depends upon the (light) loading of the power supply and its various time constants. Since this ripple amplitude superimposed over the FB pin is lower than the second threshold (1.25 volt), the PFC\_Vcc comparator output stays high (PFC\_Vcc output Pin 1 is low).

In Phase four**,** the output power demands have increases and the feedback voltage rises above the 1.25 volts threshold, the NCP1230 exits the skip mode, and returns to normal operation.



**Figure 32.** 

#### **Leaving Standby (Skip Mode)**

When the feedback voltage rises above the 1.25 volts reference (leaving standby) the skip cycle activity stops and SW1 immediately closes and restarts the PFC, there is no delay in turning on SW1 under these conditions, refer to Figure 32.

#### **Current Sense**

The NCP1230 is a peak current mode controller, where the current sense input is internally clamped to 1.0 V, so the sense resister is determined by Rsense =  $1.0 \,$  V /Ipk maximum.

There is a 18k resistor connected to the CS pin, the other end of the 18k resistor is connect to the output of the internal oscillator for ramp compensation (refer to Figure 33).

#### **Ramp Compensation**

In Switch Mode Power Supplies operating in Continuous Conduction Mode (CCM) with a duty−cycle greater than 50%, oscillation will take place at half the switching frequency. To eliminate this condition, Ramp Compensation can be added to the current sense signal to cure sub harmonic oscillations. To lower the current loop gain one typically injects between 50 and 100% of the inductor down slope.

The NCP1230 provides an internal 2.3 Vpp ramp which is summed internally through a 18 k $\Omega$  resistor to the current sense pin. To implement ramp compensation a resistor needs to be connected from the current sense resistor, to the current sense pin 3.

Example:

If we assume we are using the 65 kHz version of the NCP1230, at 65 kHz the dv/dt of the ramp is 130 mV/ $\mu$ s. Assuming we are designing a FLYBACK converter which has a primary inductance,  $Lp$ , of 350  $\mu$ H, and the SMPS has a +12 V output with a Np:Ns ratio of 1:0.1. The OFF time primary current slope is given by:

$$
\frac{(V_{\text{out}} + V_{\text{f}}) \cdot \frac{Ns}{Np}}{L_p} = 371 \text{ mA/}\mu\text{s or } 37 \text{ mV/}\mu\text{s}
$$

when imposed on a current sense resistor (Rsense) of  $0.1 \Omega$ . If we select 75% of the inductor current downslope as our required amount of ramp compensation, then we shall inject  $27$  mV/ $\mu$ s.

With our internal compensation being of 130 mV, the divider ratio *(divratio)* between Rcomp and the 18 k $\Omega$  is 0.207. Therefore:

Rcomp = 
$$
\frac{18k \cdot \text{divratio}}{(1 - \text{divratio})} = 4.69 \text{ k}\Omega
$$



#### <span id="page-13-0"></span>**Leading Edge Blanking**

In Switch Mode Power Supplies (SMPS) there can be a large current spike at the beginning of the current ramp due to the Power Switch gate to source capacitance, transformer interwinding capacitance, and output rectifier recovery time. To prevent prematurely turning off the PWM drive output, a Leading Edges Blanking (LEB) (Figure 34) circuit is place is series with the current sense input, and PWM comparator. The LEB circuit masks the first 250 ns of the current sense signal.



#### **Short−Circuit Condition**

The NCP1230 is different from other controllers which use an auxiliary windings to detect events on the isolated secondary output. There maybe some conditions (for example when the leakage inductance is high) where it can be extremely difficult to implement short−circuit and overload protection. This occurs because when the power switch opens, the leakage inductance superimposes a large spike on the switch drain voltage. This spike is seen on the

isolated secondary output and on the auxiliary winding. Because the auxiliary winding and diode form a peak rectifier, the auxiliary Vcc capacitor voltage can be charged up to the peak value rather than the true plateau which is proportional to the output level.

To resolve these issues the NCP1230 monitors the 1.0 V error flag. As soon as the internal 1.0 V error flag is asserted high, a 125 ms timer starts. If at the end of the 125 ms timeout period, the error flag is still asserted then the controller determines that there is a true fault condition and stops the PWM drive output, refer to Figure [35](#page-14-0). When this occurs, Vcc starts to decrease because the power supply is locked out. When Vcc drops below UVLOlow (7.7 V typical), it enters a latch−off phase where the internal consumption is reduced down to  $680 \mu A$  (typical). The voltage on the Vcc capacitor continues to drop, but at a lower rate. When Vcc reaches the latch−off level (5.6 V), the current source is turned on and pulls Vcc above UVLOhigh. To limit the fault output power, a divide−by−two circuit is connected to the Vcc pin that requires two startup sequences before attempting to restart the power supply. If the fault has gone and the error flag is low, the controller resumes normal operations.

Under transient load conditions, if the error flag is asserted, the error flag will normally drop prior to the 125 ms timeout period and the controller continues to operate normally.

If the 125 msec timer expires while the NCP1230 is in the Skip Mode, SW1 opens and the PFC\_Vcc output will shut down and will not be activated until the fault goes away and the power supply resumes normal operations.

While in the Skip Mode, to avoid any thermal runaway it is desirable for the Burst duty cycle to be kept below 20%(the burst duty−cycle is defined as Tpulse / Tfault).

<span id="page-14-0"></span>



The latch−off phase can also be initiated, more classically, when Vcc drops below UVLO (7.7 V typical). During this fault detection method, the controller will not wait for the

125 ms time−out, or the error flag before it goes into the latch−off phase, operating in the skip mode under these conditions, refer to Figure 36.



**Figure 36.** 

#### **Current Sense Input Pin Latch−Off**

The NCP1230 features a fast comparator (Figure [34\)](#page-13-0) that monitors the current sense pin during the controller off time. If for any reason the voltage on pin 3 increases above 3.0 V, the NCP1230 immediately stops the PWM drive pulses and permanently stays latched off until the bias supply to the NCP1230 is cycled down (Vcc must drop below 4.0 V, e.g. when the user unplugs the converter from the mains). This offers the designer the flexibility to implement an externally shutdown circuit (for example for overvoltage or overtemperature conditions). When the controller is latched off through pin 3 (current sense), SW1 opens and shuts off PFC Vcc output.

Figure 37 shows how to implement the external latch via a Zener diode and a simple PNP transistor. The PNP actually samples the Zener voltage during the OFF time only, hence leaving the CS information un−altered during the ON time. Various component arrangements can be made, e.g. adding a NTC device for the Over Temperature Protection (OTP).



Connecting the PNP to the drive only activates the offset generation during Toff. Here is a solution monitoring the auziliary Vcc rail.

#### **Drive Output**

The NCP1230 provides a Drive Output which can be connected through a current limiting resistor to the gate of a MOSFET. The Driver output is capable of delivering drive pulses with a rise time of 40 ns, and a fall time of 15 ns through its internal source and sink resistance of 12.3 ohms (typical), measured with a 1.0 nF capacitive load.

#### **Startup Sequence**

The NCP1230 has an internal High Voltage Startup Circuit (Pin 8) which is connected to the high voltage DC bus (Refer to Figure [36\)](#page-14-0). When power is applied to the bus, the NCP1230 internal current source (typically 3.2 mA) is biased and charges up the external Vcc capacitor on pin 6, refer to Figure 38. When the voltage on pin 6 (Vcc) reaches

Vccoff (12.6 V typically), the current source is turned off reducing the amount of power being dissipated in the chip. The NCP1230 then turns on the drive output to the external MOSFET in an attempt to increase the output voltage and charge up the Vcc capacitor through the Vaux winding in the transformer.

During the startup sequence, the controller pushes for the maximum peak current, which is reached after the 2.5 ms soft−start period. As soon as the maximum peak set point is reached, the internal 1.0 V Zener diode actively limits the current amplitude to 1.0 V/Rsense and asserts an error flag indicating that a maximum current condition is being observed. In this mode, the controller must determine if it is a normal startup period (or transient load) or is the controller is facing a fault condition. To determine the difference between a normal startup sequence, and a fault condition, the error flag is asserted, and the 125 ms timer starts to count down. If the error flag drops prior to the 125 ms time−out period, the controller resets the timer and determines that it was a normal startup sequence and enables the low impedance switch (SW1), enabling the PFC\_Vcc output.

If at the end of the 125 ms period the error flag is still asserted, then the controller assumes that it is a fault condition and the PWM controller enters the skip mode and does not enable the PFC Vcc output.



**Figure 38.** 

ON Semiconductor recommends that the Vcc capacitor be at least  $47 \mu$ F to be sure that the Vcc supply voltage does not drop below Vccmin (7.7 V typical) during standby power mode and unusual fault conditions.

#### **Soft−Start**

The NCP1230 features an internal 2.5 ms soft−start circuit. As soon as Vcc reaches a nominal 12.6 V, the soft−start circuit is activated. The soft−start circuit output controls a reference on the minus (−) input to an amplifier (refer to Figure [39](#page-16-0)), the positive (+) input to the amplifier is the feedback input (divided by 3). The output of the amplifier drives a FET which clamps the feedback signal. As the soft−start circuit output ramps up, it allow the feedback pin input to the PWM comparator to gradually increased from near zero up to the maximum clamping level of 1.0 V/Rsense. This occurs over the entire 2.5 ms soft−start period until the supply enters regulation. The soft−start is also activated every time a restart is attempted. Figure [40](#page-16-0) shows a typical soft−start up sequence.

<span id="page-16-0"></span>





**Figure 40. Soft−Start is Activated during a Startup Sequence or an OCP Condition**

# **Frequency Jittering**

Frequency jittering is a method used to soften the EMI signature by spreading out the average switching energy around the controller operating switching frequency. The

NCP1230 offers a nominal ±6.4% deviation of the nominal switching frequency. The sweep sawtooth is internally generated and modulates the clock up and down with a 5 ms period. Figure 41 illustrates the NCP1230 behavior:



**Figure 41. An Internal Ramp is used to Introduce Frequency Jittering on the Oscillator Saw Tooth**

#### **Thermal Protection**

An internal Thermal Shutdown is provided to protect the integrated circuit in the event that the maximum junction temperature is exceeded. When activated (165°C typically) the controller turns off the PWM Drive Output. When this occurs, Vcc will drop (the rate is dependent on the NCP1230 loading and the size of the Vcc capacitor) because the controller is no longer delivering drive pulses to the auxiliary winding charging up the Vcc capacitor. When Vcc drops below 4.0 volts and the Vccreset circuit is activated, the controller will restart. If the user is using a fixed bias supply (the bias supply is provided from a source other than from an auxiliary winding, refer to the typical application ) and Vcc is not allow to drop below 4.0 volts under a thermal shutdown condition, the NCP1230 will not restart. This feature is provided to prevent catastrophic failure from accidentally overheating the device.

# **semi**

−−− 5.33

10.16

DATE 22 APR 2015

#### CASE 626B ISSUE D **1 4 8 5 b2 D L A1 A eB E A TOP VIEW C SEATING PLANE END VIEW WITH LEADS CONSTRAINED** NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: INCHES. 3. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACK-AGE SEATED IN JEDEC SEATING PLANE GAUGE GS−3. 4. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH. 5. DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C. 6. DIMENSION eB IS MEASURED AT THE LEAD TIPS WITH THE LEADS UNCONSTRAINED. 7. DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY. 8. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE CORNERS). **E1 c D1 B H NOTE 5 e e/2 A2 NOTE 3 M DIM MIN MAX INCHES A** −−−− 0.210 **A1** 0.015 −−−−<br>**A2** 0.115 0.195 **b**  $0.014$  0.022  $\begin{array}{|c|c|c|c|c|c|}\n\hline\n\text{C} & 0.008 & 0.014 \\
\hline\n\text{D} & 0.355 & 0.400\n\end{array}$  $\vert 0.355 \vert 0.400$ D1 0.005 **e** 0.100 BSC<br>**eB** ---- 0.43 **E** 0.300 0.325 **E1** 0.240 0.280 6.10 7.11 **M**  $\vert$  −−−− | 10<sup>°</sup>  $\begin{array}{|c|c|c|c|}\n\hline\n0.38 & --- \ \hline\n2.92 & 4.95\n\end{array}$  $0.35$  0.56  $\begin{array}{|c|c|c|c|}\n\hline\n0.20 & 0.36 \\
\hline\n9.02 & 10.16\n\end{array}$  $0.13$  $2.54$  BSC<br>--- | 10.92 7.62 8.26 ° | −−− | 10 ° **MIN MAX MILLIMETERS b2 eB** −−−− 0.430 −−− 10.92 0.060 TYP  $\mathsf{A2}$  0.115 0.195 2.92  $L \ 0.115$

**PDIP−7 (PDIP−8 LESS PIN 7)**

#### **GENERIC MARKING DIAGRAM\***



XXXX = Specific Device Code

- A = Assembly Location
- WL = Wafer Lot
- $YY = Year$
- WW = Work Week
- G = Pb−Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. device data sheet tor actual part markii<br>Pb−Free indicator, "G" or microdot " ■", may or may not be present.



**onsemi** and ONSOMI. are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular<br>purpose, nor does **onsemi** assum special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.





- STYLE 1: PIN 1. AC IN 2. DC + IN 3. DC − IN 4. AC IN 5. GROUND 6. OUTPUT
	- 7. NOT USED  $8. V_{CC}$

# <u>semi</u>



**SOIC−8 NB** CASE 751−07 ISSUE AK

DATE 16 FEB 2011



\*For additional information on our Pb−Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# **STYLES ON PAGE 2**



#### **SOIC−8 NB** CASE 751−07 ISSUE AK

STYLE 1: PIN 1. EMITTER 2. COLLECTOR<br>3. COLLECTOR 3. COLLECTOR<br>4. EMITTER 4. EMITTER<br>5. EMITTER 5. EMITTER<br>6. BASE 6. BASE<br>7 BASE 7. BASE 8. EMITTER STYLE 5: PIN 1. DRAIN 2. DRAIN<br>3. DRAIN **DRAIN** 4. DRAIN<br>5. GATE 5. GATE 6. GATE 7. SOURCE 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON<br>2. COLLECTOR. DIE #1 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2<br>4. EMITTER. COMMON 4. EMITTER, COMMON<br>5. EMITTER, COMMON 5. EMITTER, COMMON<br>6. BASE. DIE #2 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE<br>3. SOURCE **SOURCE** 4. GATE<br>5. DRAIN 5. DRAIN 6. DRAIN<br>7. DRAIN 7. DRAIN<br>8. DRAIN **DRAIN** STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND ACC STYLE 21: PIN 1. CATHODE 1<br>2. CATHODE 2 2. CATHODE 2<br>3 CATHODE 3 CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE<br>7. COMMON ANODE 7. COMMON ANODE CATHODE 6 STYLE 25: PIN 1. VIN 2. N/C<br>3. REX 3. REXT 4. GND<br>5. IOUT 5. IOUT 6. **IOUT**<br>7. **IOUT** 7. IOUT 8. IOUT STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1<br>3. COLLECTOR, #2 3. COLLECTOR, #2<br>4 COLLECTOR #2 4. COLLECTOR, #2 5. BASE, #2<br>6. EMITTER, 6. EMITTER,  $#2$ <br>7 BASE  $#1$ **BASE** #1 8. EMITTER, #1 STYLE 6: PIN 1. SOURCE<br>2. DRAIN 2. DRAIN<br>3. DRAIN **DRAIN** 4. SOURCE<br>5. SOURCE 5. SOURCE<br>6. GATE 6. GATE<br>7. GATE GATE 8. SOURCE STYLE 10: PIN 1. GROUND<br>2. BIAS 1 BIAS 1 3. OUTPUT<br>4. GROUND 4. GROUND<br>5. GROUND 5. GROUND<br>6. BIAS 2 6. BIAS 2<br>7. INPUT 7. INPUT<br>8. GROUI GROUND STYLE 14: PIN 1. N−SOURCE<br>2. N−GATE 2. N−GATE 3. P−SOURCE 4. P−GATE 5. P−DRAIN 6. P−DRAIN 7. N−DRAIN 8. N−DRAIN STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE<br>4. GATE 4. GATE<br>5. DRAIN 5. DRAIN<br>6 DRAIN **DRAIN** 7. CATHODE **CATHODE** STYLE 22: PIN 1. I/O LINE 1<br>2. COMMON 2. COMMON CATHODE/VCC<br>3. COMMON CATHODE/VCC COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4<br>7. I/O LINE 5 7. I/O LINE 5 COMMON ANODE/GND STYLE 26: PIN 1. GND 2. dv/dt<br>3. ENAI 3. ENABLE<br>4. ILIMIT 4. ILIMIT<br>5. SOUR 5. SOURCE<br>6. SOURCE 6. SOURCE<br>7. SOURCE **SOURCE** 8. VCC STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2<br>4. SOURC 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2<br>7. SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2

8. GATE 1



#### DATE 16 FEB 2011

STYLE 4: PIN 1. ANODE 2. ANODE<br>3. ANODE 3. ANODE 4. ANODE<br>5. ANODE 5. ANODE<br>5. ANODE<br>6. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1<br>3. BASE, #2 3. BASE, #2<br>4. COLLECT 4. COLLECTOR, #2<br>5. COLLECTOR, #2 5. COLLECTOR, #2<br>6. EMITTER, #2<br>7. EMITTER, #1 6. EMITTER, #2 7. EMITTER, #1<br>8. COLLECTOR COLLECTOR, #1 STYLE 12: PIN 1. SOURCE<br>2. SOURCE **SOURCE** 3. SOURCE 4. GATE<br>5. DRAIN 5. DRAIN<br>6. DRAIN<br>7. DRAIN **DRAIN** 7. DRAIN<br>8. DRAIN DRAIN STYLE 16: PIN 1. EMITTER, DIE #1<br>2. BASE, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2<br>5. COLLECTOR, 5. COLLECTOR, DIE #2<br>6. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P)<br>4. GATE (P) 4. GATE (P)<br>5. DRAIN 5. DRAIN<br>6 DRAIN **DRAIN** 7. DRAIN<br>8. DRAIN **DRAIN** STYLE 24: PIN 1. BASE<br>2. EMITT 2. EMITTER<br>3 COLLECT COLLECTOR/ANODE 4. COLLECTOR/ANODE<br>5. CATHODE 5. CATHODE 6. CATHODE<br>7. COLLECT 7. COLLECTOR/ANODE<br>8. COLLECTOR/ANODE COLLECTOR/ANODE STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC\_OFF 3. DASIC\_SW\_DET 4. GND 5. V\_MON<br>6. VBULK 6. VBULK<br>7. VBULK 7. VBULK 8. VIN



onsemi and ONSOMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves<br>the right to make changes without further notice to a purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

> **[www.onsemi.com](http://www.onsemi.com/) 2**

5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 COLLECTOR, #1

# sem





**SOIC−7** CASE 751U ISSUE E



#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb−Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, **SOLDERRM/D.** 

# **STYLES ON PAGE 2**



#### **SCALE 1:1** DATE 20 OCT 2009

- 
- NOTES:<br>1. DIMENSIONING AND TOLERANCING PER<br>2. CONTROLLING DIMENSION: MILLIMETER.<br>2. CONTROLLING DIMENSION: MILLIMETER.<br>3. DIMENSION A AND B ARE DATUMS AND T<br>1. IS A DATUM SURFACE.<br>4. DIMENSION A AND B DO NOT INCLUDE<br>MOLD P
- 
- 





#### **GENERIC MARKING DIAGRAM**





- $A = A$ ssembly Location<br>  $L = W$ afer Lot
	- $=$  Wafer Lot
- $Y = Year$

 $\blacksquare$ 

- W = Work Week
	- = Pb−Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "", may or may not be present. Some products may not follow the Generic Marking.

#### **SOIC−7** CASE 751U ISSUE E

### DATE 20 OCT 2009





onsemi and ONSEM). are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves<br>the right to make changes without further notice to

**[www.onsemi.com](http://www.onsemi.com/) 2**

onsemi, ONSOMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent](https://www.onsemi.com/site/pdf/Patent-Marking.pdf)−Marking.pdf. **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as–is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the<br>information, product features, availabili of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products<br>and applications using **onsemi** or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates,<br>and distributors harmless against associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal<br>Opportunity/Affirmative Action Employer. Thi

#### **ADDITIONAL INFORMATION**

**TECHNICAL PUBLICATIONS**: **Technical Library:** [www.onsemi.com/design/resources/technical](https://www.onsemi.com/design/resources/technical-documentation)−documentation **onsemi Website:** [www.onsemi.com](https://www.onsemi.com/)

**ONLINE SUPPORT**: [www.onsemi.com/support](https://www.onsemi.com/support?utm_source=techdocs&utm_medium=pdf) **For additional information, please contact your local Sales Representative at** [www.onsemi.com/support/sales](https://www.onsemi.com/support/sales)