# **onsemi**

## Enhanced Off-line Switcher for Robust and Highly Efficient Power Supplies

## NCP1075A/B, NCP1076A/B, NCP1077A/B, NCP1079A/B

The NCP107xuz products integrate a fixed frequency current mode controller with a 700 V MOSFET. Available in a two different pin−out of the very common PDIP−7 package, the NCP107xuz offers a high level of integration, including soft−start, frequency−jittering, short−circuit protection, skip−cycle, a maximum peak current set−point, ramp compensation, and a dynamic self−supply (DSS, eliminating the need for an auxiliary winding).

Unlike other monolithic solutions, the NCP107xuz is quiet by nature: during nominal load operation, the part switches at one of the available frequencies (65, 100 or 130 kHz). When the output power demand diminishes, the IC automatically enters frequency foldback mode and provides excellent efficiency at light loads. When the power demand reduces further, it enters into a skip mode to reduce the standby consumption down to a no load condition.

Protection features include: a timer to detect an overload or a short−circuit event, Over−voltage Protection with auto−recovery. Ac input line voltage detection prevents lethal runaway in low input voltage conditions (Brown−out) as well as too high an input line (Ac line Over−voltage Protection). This also allows an Over−power Protection to compensate all internal delays in high input voltage conditions and optimize the maximum output current capability.

For improved standby performance, the connection of an auxiliary winding stops the DSS operation and helps to reduce input power consumption below 50 mW at high line.

#### **Features**

- $\bullet$  Built−in 700 V MOSFET with R<sub>DS(ON)</sub> of 13.5 Ω (NCP1075uz), 4.8  $\Omega$  (NCP1076uz/77uz) and 2.9  $\Omega$ (NCP1079uz)
- Large Creepage Distance Between High Voltage Pins
- Current−mode Fixed Frequency Operation 65 / 100 / 130 kHz
- Various Options for Maximum Peak Current: see below table
- Fixed Slope Compensation
- Skip−cycle Operation at Low Peak Currents Only
- Dynamic Self−supply: No Need for an Auxiliary Winding
- Internal 10 ms Soft−start
- Auto−recovery Output Short−circuit Protection with Timer−based Detection
- Auto−recovery Over−voltage Protection with Auxiliary Winding Operation



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page [32](#page-31-0) of this data sheet.

- Adjustable Brown−out Protection and OVP
- 2<sup>nd</sup> Leading Edge Blanking Current Protection (NCP107xuA version only)
- Over Power Protection
- Frequency Jittering for Better EMI Signature
- No Load Input Consumption < 50 mW
- Frequency Foldback to Improve Efficiency at Light Load
- These are Pb−free Devices

#### **Typical Applications**

- Auxiliary / Standby Isolated Power Supplies
- Major Home Appliances Power Supplies
- Power Meter SMPS
- Wide Input Industrial SMPS

## **PIN CONNECTIONS**





#### **PIN FUNCTION DESCRIPTION**



#### **PRODUCTS INFOS & INDICATIVE MAXIMUM OUTPUT POWER**



NOTE: Informative values only, with T<sub>amb</sub> = 25°C, T<sub>case</sub> = 100°C, PDIP−7 package, Self–supply via Auxiliary winding and circuit mounted on minimum copper area as recommended.

#### **QUICK SELECTION TABLE**



\*NOTE: 130 kHz option available in pin connection B only

<span id="page-2-0"></span>

**Figure 1. Typical Isolated Application (Flyback Converter), Enable Brown−out, Ac Line OVP and OPP Functions**



**Figure 2. Typical Isolated Application (Flyback Converter), Disabled Brown−out Function – Against Line Detection**



**Figure 3. Simplified Internal Circuit Architecture**

#### **MAXIMUM RATINGS TABLE** (All voltages related to GND terminal)



Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. This device contains latch−up protection and exceeds 100 mA per JEDEC Standard JESD78.

2. Maximum drain current I<sub>DS(PK)</sub> is obtained when the transformer saturates. It should not be mixed with short pulses that can be seen at turn<br>on. Figure 4 below provides spike limits the device can tolerate.



#### **ELECTRICAL CHARACTERISTICS**

(For typical values T<sub>J</sub> = 25°C, for min/max values T<sub>J</sub> = -40°C to +125°C, V<sub>CC</sub> = 12 V unless otherwise noted)



[3](#page-8-0). The final switch current is: I<sub>PK(0)</sub> / (V<sub>in</sub>/L<sub>P</sub> + S<sub>a</sub>) x V<sub>in</sub>/L<sub>P</sub> + V<sub>in</sub>/L<sub>P</sub> x t<sub>prop</sub>, with S<sub>a</sub> the built−in slope compensation, V<sub>in</sub> the input voltage, L<sub>P</sub> the primary inductor in a flyback, and t<sub>prop</sub> the propagation delay.<br>[4](#page-8-0). Oscillator frequency is measured with disabled jittering.

#### **ELECTRICAL CHARACTERISTICS**

(For typical values T<sub>J</sub> = 25°C, for min/max values T<sub>J</sub> = -40°C to +125°C, V<sub>CC</sub> = 12 V unless otherwise noted)



[3](#page-8-0). The final switch current is: I<sub>PK(0)</sub> / (V<sub>in</sub>/L<sub>P</sub> + S<sub>a</sub>) x V<sub>in</sub>/L<sub>P</sub> + V<sub>in</sub>/L<sub>P</sub> x t<sub>prop</sub>, with S<sub>a</sub> the built−in slope compensation, V<sub>in</sub> the input voltage, L<sub>P</sub> the primary inductor in a flyback, and t<sub>prop</sub> the propagation delay.<br>[4](#page-8-0). Oscillator frequency is measured with disabled jittering.

#### **ELECTRICAL CHARACTERISTICS**

(For typical values T<sub>J</sub> = 25°C, for min/max values T<sub>J</sub> = −40°C to +125°C, V<sub>CC</sub> = 12 V unless otherwise noted)



[3](#page-8-0). The final switch current is: I<sub>PK(0)</sub> / (V<sub>in</sub>/L<sub>P</sub> + S<sub>a</sub>) x V<sub>in</sub>/L<sub>P</sub> + V<sub>in</sub>/L<sub>P</sub> x t<sub>prop</sub>, with S<sub>a</sub> the built−in slope compensation, V<sub>in</sub> the input voltage, L<sub>P</sub> the primary inductor in a flyback, and t<sub>prop</sub> the propagation delay.<br>[4](#page-8-0). Oscillator frequency is measured with disabled jittering.

#### <span id="page-8-0"></span>**ELECTRICAL CHARACTERISTICS**

(For typical values T<sub>J</sub> = 25°C, for min/max values T<sub>J</sub> = −40°C to +125°C, V<sub>CC</sub> = 12 V unless otherwise noted)



3. The final switch current is: I<sub>PK(0)</sub> / (V<sub>in</sub>/L<sub>P</sub> + S<sub>a</sub>) x V<sub>in</sub>/L<sub>P</sub> + V<sub>in</sub>/L<sub>P</sub> x t<sub>prop</sub>, with S<sub>a</sub> the built−in slope compensation, V<sub>in</sub> the input voltage, L<sub>P</sub> the primary inductor in a flyback, and t<sub>prop</sub> the propagation delay.<br>4. Oscillator frequency is measured with disabled jittering.

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### Figure 5. V<sub>CC(on)</sub> vs. Temperature **Figure 6. V<sub>CC(min)</sub> vs. Temperature** TEMPERATURE (°C) 
TEMPERATURE (°C) −40 −20 0 20 40 100 60 80 ـــا 8.25<br>40– 8.30 8.35  $\begin{array}{c} \textcircled{s} \ \textcircled{s} \end{array}$ 8.45 8.50 −40 −20 0 20 40 60 80 100 6.80 6.82 6.84 6.86 6.88  $\epsilon$  6.90 6.92 6.98 Figure 7. V<sub>CC(off)</sub> vs. Temperature **Figure 8. IDSS(off)** vs. Temperature TEMPERATURE (°C) 
TEMPERATURE (°C) −40 −20 0 20 40 120 60 80 ــا 6.42<br>40– 6.45 6.48  $\frac{2}{3}$  6.46<br> $\frac{1}{3}$  6.45 6.47 6.49 −40 −20 0 20 40 60 120 80  $30 \L - 40$ 50 60 80 110 120 130 Figure 9. I<sub>CC1(1075uz)</sub> vs. Temperature Figure 10. I<sub>CC1(1076uz/77uz)</sub> vs. Temperature TEMPERATURE (°C) 
TEMPERATURE (°C) −40 −20 0 20 40 100 60 80  $1.00$   $-40$ 1.02 1.08 1.06 −40 −20 0 20 40 60 80 100 ـــا 1.18<br>40– 1.20 1.22 1.24 Vcc(min) (V) IDSS(off) (IAA) ICC1(1075uz) (mA) ICC1(1076uz/77uz) (mA) 120 120 100 120 -40 -20 0 20 40 60 80 100 90 120  $-40$   $-20$  0 20 40 60 80 100 120  $6.78$  –40 6.94 6.96 6.43 6.44 100 70 40 1.04 1.10 1.12 1.14 1.16 1.26 1.28 1.19 1.21 1.23 1.25 1.27









Figure 33. I<sub>CC1</sub> vs. V<sub>CC</sub>

### **APPLICATION INFORMATION**

#### **Introduction**

Thanks to **onsemi** Very High Voltage Integrated Circuit technology, the circuit hosts a high−voltage power MOSFET featuring a 13.5/4.8/2.9  $\Omega$  R<sub>DS(ON)</sub> – T<sub>J</sub> = 25<sup>o</sup>C. An internal current source delivers the start−up current, necessary to crank the power supply.

- **Current−mode operation:** The controller uses current−mode control architecture.
- **700 V Power MOSFET:** Thanks to **onsemi** Very High Voltage Integrated Circuit technology, the circuit hosts a high−voltage power MOSFET featuring a 4.8 and 2.9  $\Omega$  R<sub>DS(ON)</sub> – T<sub>J</sub> = 25<sup>o</sup>C. This value lets the designer build a power supply up to 28 W operated on universal mains. An internal current source delivers the start−up current, necessary to crank the power supply.
- **Dynamic Self−Supply:** This device could be used in an application without an auxiliary winding to provide supply voltage via an internal high−voltage current source.
- **Short−circuit protection:** By permanently monitoring the feedback line activity, the IC is able to detect the presence of a short−circuit, immediately reducing the output power for a total system protection. A t $_{SCP}$  timer is started as soon as the feedback current is below threshold,  $I_{FB(fault)}$ , which indicates a maximum peak current condition. If at the end of this timer the fault is still present, then the device enters a safe, auto−recovery burst mode, affected by a fixed timer recurrence, t<sub>recovery</sub>. Once the short has disappeared, the controller resumes and goes back to normal operation.
- **Built−in VCC Over−Voltage Protection:** When the auxiliary winding is used to bias the VCC pin (no DSS), an internal comparator is connected to VCC pin. In case the voltage on the pin exceeds the  $V_{OVP}$  level (18 V typically), the controller immediately stops switching and awaits a full timer period (t<sub>recovery</sub>) before attempting to re−start. If the fault is gone, the controller resumes operation. If the fault is still there, e.g. in the case of a broken opto−coupler, the controller protects the load through a safe burst mode.
- **Line detection:** An internal comparator monitors the drain voltage. If the drain voltage is lower than the internal threshold ( $V_{\text{HV(EN)}}$ ), the internal power switch is inhibited. This avoids operating at too low an ac

input. Line detection is active, when BO/AC\_OVP pin is grounded.

- **Brown−out detection and AC line Over−Voltage Protection:** The BO/AC\_OVP input monitors bulk voltage level via resistive divider and thus assures that the application is working only for designed bulk voltage. When BO/AC\_OVP pin is connected to ground, Line detection is inhibited.
- **Internal OPP:** An internal function using the bulk voltage to program the maximum current reduction for a given input voltage. Internal OPP is active when BO/AC\_OVP pin is connected via resistive divider to the bulk voltage.
- **2nd LEB (NCP107xuA only):** Second level of current protection. If peak current is 150% max peak current limit, then the controller stops switching after three pulses and waits for an auto–recovery period (t<sub>recovery</sub>) before attempting to re−start.
- **Frequency jittering:** An internal low−frequency modulation signal varies the pace at which the oscillator frequency is modulated. This helps spreading out energy in conducted noise analysis. To improve the EMI signature at low power levels, the jittering remains active in frequency foldback mode.
- **Soft−Start:** A 10 ms soft−start ensures a smooth start−up sequence, reducing output overshoots.
- **Frequency foldback capability:** A continuous flow of pulses is not compatible with no−load/light−load standby power requirements. To excel in this domain, the controller observes the feedback current information and when it reaches a level of  $I_{FBfold}$ , the oscillator then starts to reduce its switching frequency as the feedback current continues to increase (the power demand continues to reduce). It can go down to 27 kHz (typical) reached for a feedback level of  $I_{FBfold(END)}$  $(100 \mu A$  roughly). At this point, if the power continues to drop, the controller enters classical skip−cycle mode.
- **Skip:** If SMPS naturally exhibits a good efficiency at nominal load, they begin to be less efficient when the output power demand diminishes. By skipping un−needed switching cycles, the NCP107xuz drastically reduces the power wasted during light load conditions.

#### <span id="page-15-0"></span>**Start−up Sequence**

When the power supply is first powered from the mains outlet, the internal current source (typically 9.2 mA) is biased and charges up the  $V_{CC}$  capacitor from the drain pin. Once the voltage on this  $V_{CC}$  capacitor reaches the  $V_{CC(ON)}$ level (typically 8.4 V), the current source turns off and pulses are delivered by the output stage: the circuit is awake and activates the power MOSFET if the bulk voltage is above VHV(EN) level (Brown−in protection) or voltage on BO/AC\_OVP pin is above V<sub>BO(ON)</sub> level (Brown–out protection). Figure 34 details the simplified internal circuitry.

Being loaded by the circuit consumption, the voltage on the V<sub>CC</sub> capacitor goes down. When V<sub>CC</sub> is below V<sub>CC(MIN)</sub> level (7 V typically), it activates the internal current source to bring  $V_{CC}$  toward  $V_{CC(ON)}$  level and stops again: a cycle takes place whose low frequency depends on the  $V_{CC}$ capacitor and the IC consumption. A 1.5 V ripple takes place on the VCC pin whose average value equals ( $V_{CC(ON)}$  +  $V_{\text{CC(MIN)}}/2$ . Figure 35 portrays a typical operation of the DSS.



**Figure 34. The Internal Arrangement of the Start−up Circuitry**



Figure 35. The Charge / Discharge Cycle Over a 1 µF V<sub>CC</sub> Capacitor

As one can see, even if there is auxiliary winding to provide energy for  $V_{CC}$ , it happens that the device is still biased by DSS during start−up time or some fault mode when the voltage on auxiliary winding is not ready yet. The  $V_{CC}$  capacitor shall be dimensioned to avoid  $V_{CC}$  crosses  $V_{\text{CC(OFF)}}$  level, which stops operation. The  $\Delta V$  between  $V_{\text{CC}(MIN)}$  and  $V_{\text{CC(OFF)}}$  is 0.5 V. There is no current source to charge  $V_{CC}$  capacitor when driver is on, i.e. drain voltage is close to zero. Hence the  $V_{CC}$  capacitor can be calculated using

$$
C_{VCC} \ge \frac{I_{CC1} \cdot D_{MAX}}{f_{OSC} \cdot \Delta V}
$$
 (eq. 1)

Take the 65 kHz device as an example.  $C_{VCC}$  should be above

$$
C_{\text{VCC}} = \frac{1.45 \cdot 10^{-3} \cdot 0.73}{59 \cdot 10^{3} \cdot 0.5} = 36 \text{ nF}
$$

A margin that covers the temperature drift and the voltage drop due to switching inside FET should be considered, and thus a capacitor above  $0.1 \mu F$  is appropriate.

The  $V_{CC}$  capacitor has only a supply role and its value does not impact other parameters such as fault duration or the frequency sweep period for instance. As one can see on Figure [34](#page-15-0), an internal OVP comparator protects the switcher against lethal  $V_{CC}$  runaways. This situation can occur if the feedback loop opto−coupler fails, for instance, and you would like to protect the converter against an over−voltage event. In that case, the over−voltage protection (OVP) circuit immediately stops the output pulses for  $t_{recovery}$ duration (420 ms typically). Then a new start−up attempt takes place to check whether the fault has disappeared or not. The OVP paragraph gives more design details on this particular section.

#### **Fault Condition – Short−circuit on VCC**

In some fault situations, a short−circuit can purposely occur between  $V_{CC}$  and GND. In high line conditions  $(V_{HV} = 370 V$  dc) the current delivered by the start-up device will seriously increase the junction temperature. For instance, since  $I<sub>start1</sub>$  equals 4.9 mA (the min corresponds to the highest  $T_J$ ), the device would dissipate 370 x 4.9 x  $10^{-3}$  = 1.81 W. To avoid this situation, the controller includes a novel circuitry made of two start−up levels, I<sub>start1</sub> and I<sub>start2</sub>. At power−up, as long as V<sub>CC</sub> is below a 1.6 V level, the source delivers  $I<sub>start2</sub>$  (around 500  $\mu$ A typical), then, when V<sub>CC</sub> reaches 1.6 V, the source smoothly transitions to  $I<sub>start1</sub>$  and delivers its nominal value. As a result, in case of short–circuit between  $V_{CC}$  and GND, the power dissipation will drop to 370 x 500 x  $10^{-6}$  = 185 mW. Figure [35](#page-15-0) portrays this particular behavior.

The first start−up period is calculated by the formula  $C x V = I x t$ , which implies a 1 x 10−<sup>6</sup> x 1.6  $/$  (500 x 10−<sup>6</sup>) = 3.2 ms start–up time for the first sequence. The second sequence is obtained by toggling the source to 8.9 mA with a  $\Delta V$  of  $V_{\text{CC}(\text{ON})} - V_{\text{CC}(\text{TH})} =$  $8.4 V - 1.6 V = 6.8 V$ , which finally leads to a second start–up time of 1 x 10−<sup>6</sup> x 6.8 / (8.9 x 10−<sup>3</sup>) = 0.76 ms. The total start–up time becomes  $3.2 \text{ ms} + 0.76 \text{ ms} =$ 3.96 ms. Please note that this calculation is approximated by the presence of the knee in the vicinity of the transition.

#### **Fault Condition – Output Short−circuit**

As soon as  $V_{CC}$  reaches  $V_{CC(ON)}$ , drive pulses are internally enabled. If everything is correct, the auxiliary winding increases the voltage on the VCC pin as the output voltage rises. During the start−sequence, the controller smoothly ramps up the peak drain current to maximum setting, i.e.  $I_{PK}$ , which is reached after a typical period of 10 ms. When the output voltage is not regulated, the current coming through FB pin is below I<sub>FBfault</sub> level  $(35 \mu A)$ typically), which is not only during the start−up period but also anytime an overload occurs, an internal error flag is asserted,  $I<sub>pFlag</sub>$ , indicating that the system has reached its maximum current limit set−point. The assertion of this flag triggers a fault counter  $t<sub>SCP</sub>$  (48 ms typically). If at counter completion,  $I_{pFlag}$  remains asserted, all driving pulses are stopped and the part stays off in  $t_{recovery}$  duration (about 420 ms). A new attempt to re−start occurs and will last 48 ms providing the fault is still present. If the fault still affects the output, a safe burst mode is entered, affected by a low duty−cycle operation (11%). When the fault disappears, the power supply quickly resumes operation. Figure [36](#page-17-0) depicts this particular mode:

<span id="page-17-0"></span>

**Figure 36. In Case of Short−circuit or Overload, the NCP107xuz Protects Itself and the Power Supply Via a Low** Frequency Burst Mode. The V<sub>CC</sub> is Maintained by the Current Source and Self−supplies the Controller.

#### **Auto−recovery Over−voltage Protection**

The particular NCP107xuz arrangement offers a simple way to prevent output voltage runaway when the opto−coupler fails. As Figure 37 shows, a comparator monitors the VCC pin. If the auxiliary winding delivers too much voltage to the  $C<sub>VCC</sub>$  capacitor, then the controller considers an OVP situation and stops the internal drivers. When an OVP occurs, all switching pulses are permanently disabled. After  $t_{recovery}$  delay, the circuit resumes operations. If the failure symptom still exists, e.g. feedback opto−coupler fails, the device keeps the auto−recovery OVP mode. We recommend the insertion of a resistor  $(R<sub>limit</sub>)$ between the auxiliary dc level and the VCC pin to protect the IC against high voltage spikes, which can damage the IC. It

is also recommended to filter out the VCC line to avoid undesired OVP activations. Rlimit should be carefully selected to suppress false−triggers of the OVP as we discussed, but also to avoid disturbing the  $V_{CC}$  in low / light load conditions.

Self−supplying controllers in extremely low−standby applications often puzzles the designer. Actually, if a SMPS operated at nominal load can deliver an auxiliary voltage of an arbitrary 16 V ( $V_{\text{nom}}$ ), this voltage can drop below 10 V  $(V_{\text{stby}})$  when entering standby. This is because the recurrence of the switching pulses expands so much that the low frequency re−fueling rate of the  $V_{CC}$  capacitor is not enough to keep a proper auxiliary voltage.



**Figure 37. A More Detailed View of the NCP107xuz Offers Better Insight on How to Properly Wire an Auxiliary Winding**



**Figure 38. Describes the Main Signal Variations When the Part Operates in Auto−recovery OVP**

#### **Soft−start**

The NCP107xuz features a 10 ms soft−start which reduces the power−on stress but also contributes to lower the output overshoot. Soft−start is running every time when IC starts switching. It means a first start, a new start after

OVP, TSD, Brown−out, etc. Figure 39 shows a typical operating waveform. The NCP107xuz features a novel patented structure which offers a better soft−start ramp, almost ignoring the start−up pedestal inherent to traditional current−mode supplies:



**Figure 39. The 10 ms Soft−start Sequence**

#### **Jittering**

Frequency jittering is a method used to soften the EMI signature by spreading the energy in the vicinity of the main switching component. The NCP107xuz offers a  $\pm 6\%$ deviation of the nominal switching frequency. The sweeping sawtooth is internally generated and modulates the clock up and down with a fixed frequency of 300 Hz. Figure 40 shows the relationship between the jitter ramp and the frequency deviation. It is not possible to externally disable the jitter.



**Figure 40. Modulation Effects on the Clock Signal by the Jittering Sawtooth**

#### **Line Detection**

When BO/AC\_OVP pin is grounded (voltage on this pin is below  $V_{\text{BO(FN)}}$  Figure [2](#page-2-0), then an internal comparator monitors the drain voltage as recovering from one of the following situations:

- Short−Circuit Protection,
- $V_{CC}$  OVP is Confirmed,
- UVLO
- TSD

If the drain voltage is lower than the internal threshold  $V_{HV(EN)}$  (91 V dc typically), the internal power switch is inhibited. This avoids operating at too low ac input.

#### **Brown−out Function, Ac Line Over−voltage Protection**

The Brown−out circuitry offers a way to protect the application from operation under too low an input voltage. Below a given level, the controller blocks the output pulses, above it, it authorizes them. The internal circuitry, depicted by Figure 41, offers a way to observe the high−voltage (HV) rail.



**Figure 41. The Internal Brown−out Configuration**

A resistive divider made of R<sub>UPPER</sub> and R<sub>LOWER</sub>, brings a portion of the HV rail on BO/AC\_OVP pin. Below the  $V_{BO(EN)} = 50$  mV is the Brown–out function disabled, over the  $V_{\text{BO(EN)}}$  Brown–out function is enable and against Line detection is inhibited. If voltage on BO/AC\_OVP pin is higher than  $V_{BO(ON)}$ , switcher starts pulsing. If voltage falls down under  $V_{BO(OFF)}$  – level  $V_{BO(ON)}$  minus  $V_{BO(HYST)}$ , the switcher waits 50 ms and then stops pulsing, depicted by Figure 42. Bulk voltage at which IC starts switching is set by resistive divider.



**Figure 42. Brown−out Input Functionality with 50 ms Timer**

<span id="page-21-0"></span>The IC also includes over-voltage protection. If the voltage on BO/AC\_OVP pin exceed VACOVP(ON), the switcher immediately stops pulsing until the voltage on BO/AC\_OVP pin drops under V<sub>ACOVP(OFF)</sub>, depicted by Figure 43.



**Figure 43. Brown−out Input Functionality with Ac Line OVP Function**

Calculation of the resistive divider:

$$
\frac{R_{LOWER}}{R_{UPPER}} = \frac{V_{BO(ON)}}{V_{BULK} - V_{BO(ON)}}
$$
(eq. 2)

If we decide to start pulsing at  $V_{BULK(ON)} = 113$  V dc (80 V rms at ac mains):

$$
\frac{R_{\text{LOWER}}}{R_{\text{UPPER}}} = \frac{V_{\text{BO(ON)}}}{V_{\text{BULK(ON)}} - V_{\text{BO(ON)}}} = \frac{0.8}{113 - 0.8} \approx 7.1 \text{ m}
$$

We choose  $R_{\text{LOWER}} = 100 \text{ k}\Omega$ 

$$
R_{\text{UPPER}} = \frac{100 \cdot 10^3}{7.1 \cdot 10^{-3}} = 14 \text{ M}\Omega
$$

Then power losses on resistive divider for worst case ( $V_{BULK}$  = 409 V dc)

$$
P = U \cdot I = \frac{U^2}{R} = \frac{U^2}{R_{UPPER} + R_{LOWER}} = \frac{409^2}{14 \cdot 10^6 + 100 \cdot 10^3} = 12 \text{ mW}
$$
 (eq. 3)

For VBULK(ON) = 113 V dc will be over−voltage protection (voltage when the switcher stops pulsing):

$$
V_{BULK (OVP)} = V_{ACOVP (ON)} \cdot \frac{R_{LOWER} + R_{UPPER}}{R_{LOWER}} = V_{ACOVP (ON)} \cdot \frac{V_{BULK (ON)}}{V_{BO (ON)}} = 29 \cdot \frac{113}{0.8} = 409 \text{ Vdc} = 290 \text{ Vrms (eq. 4)}
$$



**Figure 44. Brown−out Functionality in Soft−start**

If voltage on VCC pin is higher than  $V_{CC(ON)}$  and voltage on BO/AC\_OVP pin is higher than  $V_{BO(ON)}$  then IC starts pulsing, drain current is increasing for 10 ms (Soft−start). Brown−out is inhibited during Soft−start, when Soft−start ended, Brown−out checked if is voltage on BO/AC\_OVP pin higher than  $V_{BO(OFF)}$ . If the voltage is lower, timer count 50 ms and if the voltage don't increase over  $V_{BO(OFF)}$  then IC stops switching as one can see on Figure 44.

#### **Frequency Foldback**

The reduction of no−load standby power associated with the need for improving the efficiency, requires to change the traditional fixed−frequency type of operation. This device implements a switching frequency folback when the feedback current passes above a certain level, IFBfold, set

around  $68 \mu A$ . At this point, the oscillator enters frequency foldback and reduces its switching frequency.

The internal peak current set−point is following the feedback current information until its level reaches the minimal freezing level point of Ifreeze. Below this value, the peak current set−point is frozen to 30% of the IPK(0). The only way to further reduce the transmitted power is to diminish the operating frequency down to  $f_{\text{MIN}}$  (27 kHz typically). This value is reached at a feedback current level of  $I_{FBfold(END)}$  (100 µA typically). Below this point, if the output power continues to decrease, the part enters skip cycle for the best noise−free performance in no−load conditions. Figures [45](#page-23-0) and [46](#page-23-0) depict the adopted scheme for the part.

<span id="page-23-0"></span>

**Figure 45. By Observing the Current on the FB pin, the Controller Reduces its Switching Frequency for an Improved Performance at Light Load**



**Figure 46. IPK Set−point is Frozen at Lower Power Demand**

#### **Feedback and Skip**

The FB pin operates linearly as the absolute value of feedback current  $(I_{FB})$  is above 40  $\mu$ A. In this linear operating range, the dynamic resistance is  $19.5 \text{ k}\Omega$  typically

 $(R_{FB(UP)})$  and the effective pull up voltage is 3.3 V typically  $(V_{FB(REF)})$ . When I<sub>FB</sub> is decreased, the FB voltage will increase to 3.3 V.

Figure 47 depicts the skip mode block diagram. When the FB current information reaches  $I_{FB (skip)}$ , the internal clock to set the flip−flop is blanked and the internal consumption of the controller is decreased. The hysteresis of internal skip comparator is minimized to lower the ripple of the auxiliary voltage for VCC pin and  $V_{\text{OUT}}$  of power supply during skip mode. It easies the design of  $V_{CC}$  overload range.



**Figure 47. Skip Cycle Schematic**

#### **Over−power Protection**

This function lets you limit the maximum dc output current regardless of the operating input voltage. For a correct operation, the BO/AC\_OVP pin must be connected via a resistive divider to observe the bulk voltage.



**Figure 48. The OPP Circuity Affects the Maximum Peak Current Set−point in Relationship to the Input Voltage.**



**Figure 49. Current Set−point Dependence on BO/AC\_OVP Pin Voltage**

There are several known ways to implement Over−power Protection (OPP), all suffering from particular problems. These problems range from the added consumption burden on the converter or the skip−cycle disturbance brought by the current−sense offset. In this case is added consumption due to resistive divider (Equation [2](#page-21-0)).

Maximum peak current is reduced internally according to bulk voltage. When  $V_{BO(OPP)}$  is maximum, the peak current set−point is reduced by 10%. Bulk voltage at which will be maximum current peak reduced by 20% (10% in NCP1075uz):

$$
V_{BULK(OPP)} = V_{BO(OPP)} \cdot \frac{V_{BULK(ON)}}{V_{BO(ON)}} = V_{BO(OPP)} \cdot \frac{R_{LOWER} + R_{UPPER}}{R_{LOWER}} = 2.65 \cdot \frac{100 \cdot 10^3 + 14 \cdot 10^6}{100 \cdot 10^3} = 375 \text{ Vdc} = 265 \text{ Vrms}
$$

#### **Second LEB – Peak Current Protection (NCP107xuA only)**

There is a second level of current protection with 100 ns propagation delay to prevent IC against high peak current. If peak current is 150% max peak current limit, then the controller stops switching after three pulses and waits for an auto−recovery period (trecovery) before attempting to re−start.

#### **Slope Compensation and IPK Set−point**

In order to let the NCP107xuz operate in CCM with a duty−cycle above 50%, a fixed slope compensation is internally applied to the current−mode control.

Below appears a table of the slope compensation level, the initial current set−point, and the final current set−point of different versions of switcher.



Figure 50 depicts the variation of IPK set−point vs. the power switcher duty ratio, which is caused by the internal ramp compensation.



**Figure 50. IPK Set−point varies with Power Switch On Time, which is Caused by the Ramp Compensation**

#### <span id="page-27-0"></span>**Design Procedure**

The design of an SMPS around a monolithic device does not differ from that of a standard circuit using a controller and a MOSFET. However, one needs to be aware of certain characteristics specific of monolithic devices. Let us follow the steps:

 $V_{IN MIN} = 90 V$  rms or 127 V dc once rectified,

assuming a low bulk ripple

 $V_{IN,MAX}$  = 265 V rms or 375 V dc

 $V_{OUT}$  = 12 V

 $P_{OUT} = 10 W$ 

Operating mode is CCM

- $\eta = 0.8$ 
	- 1. The lateral MOSFET body−diode shall never be forward biased, either during start−up (because of a large leakage inductance) or in normal operation, depicted by Figure 51. This condition sets the

maximum voltage that can be reflected during  $t_F$ As a result, the flyback voltage which is reflected on the drain at the switch opening cannot be larger than the input voltage. When selecting components, you thus must adopt a turn ratio which adheres to the following equation:

$$
N \cdot \left(V_{OUT} + V_{F}\right) < V_{IN,MIN} \tag{eq. 6}
$$

2. In our case, since we operate from a 127 V dc rail while delivering 12 V, we can select a reflected voltage of 120 V dc maximum. Therefore, the turn ratio Np:Ns must be smaller than

$$
\frac{V_{\text{reflect}}}{V_{\text{OUT}} + V_{\text{F}}} = \frac{120}{12 + 0.5} = 9.6 \text{ or } Np : Ns < 9.6
$$

Here we choose  $N = 8$  in this case. We will see later on how it affects the calculation.



**Figure 51. The Drain−Source Wave Shall Always be Positive**





3. Lateral MOSFETs have a poorly doped body−diode which naturally limits their ability to sustain the avalanche. A traditional RCD clamping network shall thus be installed to protect the MOSFET. In some low power applications, a simple capacitor can also be used since

$$
V_{\text{DRAIN,MAX}} = \nV_{\text{IN}} + N \cdot (V_{\text{OUT}} + V_{F}) + I_{\text{PEAK}} \cdot \sqrt{\frac{L_{F}}{C_{\text{TOT}}}} \quad \text{(eq. 7)}
$$

where  $L_F$  is the leakage inductance,  $C_{TOT}$  the total capacitance at the drain node (which is increased by the capacitor you will wire between drain and source),  $N$  the N<sub>P</sub>:N<sub>S</sub> turn ratio,  $V_{OUT}$  the output voltage,  $V_F$  the secondary diode forward drop and finally,  $I_{PEAK}$  the maximum peak current. Worse case occurs when the SMPS is very close to regulation, e.g. the  $V_{OUT}$  target is almost reached and *IPEAK* is still pushed to the maximum. For this

design, we have selected our maximum voltage around 650 V (at  $V_{IN}$  = 375 V dc). This voltage is given by the *RCD* clamp installed from the drain to the bulk voltage. We will see how to calculate it later on.

4. Calculate the maximum operating duty−cycle for this flyback converter operated in CCM:

$$
D_{MAX} = \frac{N \cdot (V_{OUT} + V_F)}{N \cdot (V_{OUT} + V_F) + V_{IN, MIN}} = \text{ (eq. 8)}
$$

$$
\frac{1}{1 + \frac{V_{IN, MIN}}{N \cdot (V_{OUT} + V_F)}} = 0.44
$$

5. To obtain the primary inductance, we have the choice between two equations:

$$
L = \frac{(V_{IN} \cdot D)^{2}}{f_{SW} \cdot K \cdot P_{IN}}
$$
 (eq. 9)

 $K = \frac{\Delta I_L}{I}$ where  $K = \frac{L}{I_{\text{Lavg}}}$  (eq. 10)

and defines the amount of ripple we want in CCM, depicted by Figure 51.

- Small K: deep CCM, implying a large primary inductance, a low bandwidth and a large leakage inductance.
- Large K: approaching DCM where the conduction losses are worse, but smaller inductance, leading to a better leakage inductance.

From Equation 9, a *K* factor of 1 (50% ripple), gives an inductance of:

I

$$
L = \frac{(127 \cdot 0.44)^2}{65 \text{ k} \cdot 1 \cdot 12.75} = 3.8 \text{ mH} \qquad \qquad \Delta I_L = \frac{V_{IN} \cdot D}{L \cdot f_{SW}} = \frac{127 \cdot 0.44}{3.8 \cdot 10^{-3} \cdot 65 \cdot 10^3} = 223 \text{ mA} \qquad \qquad \text{(eq. 11)}
$$

peak−to−peak

The peak current can be evaluated to be:

$$
I_{PEAK} = \frac{I_{avg}}{D} + \frac{\Delta I_L}{2} = \frac{98 \cdot 10^{-3}}{0.44} + \frac{223 \cdot 10^{-3}}{2} = 335 \text{ mA}
$$
 (eq. 12)

On  $I_L$ ,  $I_{Lavg}$  can also be calculated

$$
L_{avg} = I_{PEAK} - \frac{\Delta I_L}{2} = 335 \cdot 10^{-3} - \frac{223 \cdot 10^{-3}}{2} = 223 \text{ mA}
$$
 (eq. 13)

6. Based on the above numbers, we can now evaluate the conduction losses:

$$
I_{D,RMS} = \sqrt{D \left( I_{PEAK}^2 - I_{PEAK} \cdot \Delta I_L + \frac{\Delta I_L^2}{3} \right)} = \sqrt{0.44 \left( 0.335^2 - 0.335 \cdot 0.223 + \frac{0.223^2}{3} \right)} = 154 \text{ mA (eq. 14)}
$$

If we take the maximum  $R_{DS(ON)}$  for a 125°C junction temperature, i.e. 10.1  $\Omega$ , then conduction losses worse case are:

$$
P_{\text{COND}} = I_{D,\text{RMS}}^2 \cdot R_{\text{DS}(\text{ON})} = (154 \cdot 10^{-3})^2 \cdot 13.6 = 323 \text{ mW}
$$
 (eq. 15)

7. Off−time and on−time switching losses can be estimated based on the following calculations:

$$
P_{OFF} = \frac{I_{PEAK} \cdot (V_{BULK} + V_{CLAMP}) \cdot t_F}{2 \cdot T_{SW}} = \frac{0.335 \cdot (127 + 120 \cdot 2) \cdot 10 \cdot 10^{-9}}{2 \cdot 15.4 \cdot 10^{-6}} = 40 \text{ mW} \quad (eq. 16)
$$

Where, assume the  $V_{CLAMP}$  is equal to 2 times of reflected voltage.

$$
P_{ON} = \frac{I_{VALLEY} \cdot (V_{BULK} + N \cdot (V_{OUT} + V_F)) \cdot t_R}{6 \cdot T_{SW}} = \frac{0.112 \cdot (127 + 100) \cdot 20 \cdot 10^{-9}}{6 \cdot 15.4 \cdot 10^{-6}} = 5.5 \text{ mW} \quad (eq. 17)
$$

It is noted that the overlap of voltage and current seen on MOSFET during turning on and off duration is dependent on the snubber and parasitic capacitance seen from drain pin. Therefore the  $t_F$  and  $t_R$  in Equations 16 and 17 have to be modified after measuring on the bench.

8. The theoretical total power is then

 $P_{MOSFFT}$  = 323 + 40 + 5.5 = 368.5 mW

9. If the NCP107xuz operates at DSS mode, then the losses caused by DSS mode should be counted as losses of this device on the following calculation:

$$
P_{DSS} = I_{CC1} \cdot V_{IN,MAX} = 1.5 \cdot 10^{-3} \cdot 375 = 563 \text{ mW}
$$
 (eq. 18)

#### **MOSFET Protection**

As in any flyback design, it is important to limit the drain excursion to a safe value, e.g. below the MOSFET BV<sub>DSS</sub> which is 700 V. Figure 53 **a−b−c** present possible implementations:



**Figure 53. Different Options to Clamp the Leakage Spike**

*Figure 53a*: the simple capacitor limits the voltage according to the lateral MOSFET body−diode shall never be forward biased, either during start−up (because of a large leakage inductance) or in normal operation as shown by Figure [51](#page-27-0). This condition sets the maximum voltage that can be reflected during  $t_F$ . As a result, the flyback voltage which is reflected on the drain at the switch opening cannot be larger than the input voltage. When selecting components, you must adopt a turn ratio which adheres to the following Equation 6*.* This option is only valid for low power applications, e.g. below 5 W, otherwise chances exist to destroy the MOSFET. After evaluating the leakage inductance, you can compute C with (Equation [7\)](#page-27-0). Typical values are between 100 pF and up to 470 pF. Large capacitors increase capacitive losses...

*Figure 53b*: the most standard circuitry is called the *RCD* network. You calculate *RCLAMP* and *CCLAMP* using the following formulae:

$$
R_{CLAMP} = \frac{2 \cdot V_{CLAMP} (V_{CLAMP} + (V_{OUT} + V_F) \cdot N)}{L_{LEAK} \cdot I_{LEAK}^2 \cdot f_{SW}}
$$
 (eq. 19)

$$
C_{CLAMP} = \frac{V_{CLAMP}}{V_{RIPPLE} \cdot f_{SW} \cdot R_{CLAMP}}
$$
 (eq. 20)

VCLAMP is usually selected 50−80 V above the reflected value *N* x  $(V_{OUT} + V_F)$ . The diode needs to be a fast one and a MUR160 represents a good choice. One major drawback of the RCD network lies in its dependency upon the peak current. Worse case occurs when *IPEAK* and *VIN* are maximum and *V<sub>OUT</sub>* is close to reach the steady–state value.

*Figure 53c*: this option is probably the most expensive of all three but it offers the best protection degree. If you need a very precise clamping level, you must implement a Zener diode or a TVS. There are little technology differences behind a standard Zener diode and a TVS. However, the die area is far bigger for a transient suppressor than that of Zener. A 5 W Zener diode like the 1N5388B will accept 180 W peak power if it lasts less than 8.3 ms. If the peak current in the worse case (e.g. when the PWM circuit maximum current limit works) multiplied by the nominal zener voltage exceeds these 180 W, then the diode will be destroyed when the supply experiences overloads. A transient suppressor like the P6KE200 still dissipates 5 W of continuous power but is able to accept surges up to 600 W  $\omega$  1 ms. Select the Zener or TVS clamping level between 40 to 80 volts above the reflected output voltage when the supply is heavily loaded.

As a good design practice, it is recommended to implement one of this protection to ensure a maximum drain pin voltage below 650 V (to have some margin between drain pin voltage and  $BV<sub>DSS</sub>$ ) during most stringent operating conditions (high  $V_{IN}$  and peak power condition).

#### **Power Dissipation and Heatsinking**

The NCP107xuz welcomes two dissipating terms, the DSS current−source (when active) and the MOSFET. Thus,  $P_{TOT} = P_{DSS} + P_{MOSFET}$ . It is mandatory to properly manage the heat generated by losses. If no precaution is taken, risks exist to trigger the internal thermal shutdown (TSD). To help dissipating the heat, the PCB designer must foresee large copper areas around the package. Take the PDIP−7 package as an example, when surrounded by a surface approximately 200 mm<sup>2</sup> of 35  $\mu$ m copper, the maximum power the device can thus evacuate is:

$$
P_{MAX} = \frac{T_{J(max)} - T_{AMB(max)}}{R_{\theta JA}} \qquad (eq. 21)
$$

which gives around 1300 mW for an ambient of  $50^{\circ}$ C and a maximum junction of 150°C. If the surface is not large enough, the  $R<sub>HJA</sub>$  is growing and the maximum power the device can evacuate decreases. Figure 54 gives a possible layout to help drop the thermal resistance.



**Figure 54. A Possible PCB Arrangement to Reduce the Thermal Resistance Junction−to−Ambient**

#### **Bill of Material:**



#### <span id="page-31-0"></span>**ORDERING INFORMATION**



# **sem**



## **MARKING DIAGRAM\***



XXXX = Specific Device Code

- A = Assembly Location
- $WL$  = Wafer Lot<br>YY = Year
- YY = Year<br>WW = Work
- = Work Week
- G = Pb−Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. device data sneet for actual part marking.<br>Pb−Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.



**onsemi** and O∩S<del>C</del>∩N are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves<br>the right to make changes without further no special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

© Semiconductor Components Industries, LLC, 2019 www.onsemi.com

# **ISEM**





- XXXX = Specific Device Code
- A = Assembly Location
- WL = Wafer Lot
- YY = Year<br>WW = Work
- $WW = Work Week$ <br>G = Pb-Free Pa
	- = Pb−Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. device data sneet for actual part markli<br>Pb−Free indicator, "G" or microdot " ■", may or may not be present.



**onsemi** and O∩S<del>C</del>∩N are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves<br>the right to make changes without further no special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

**PDIP8 LESS PIN 3**

DATE 23 OCT 2015

onsemi, ONSOMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent](https://www.onsemi.com/site/pdf/Patent-Marking.pdf)−Marking.pdf. **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as–is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the<br>information, product features, availabili of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products<br>and applications using **onsemi** or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates,<br>and distributors harmless against associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal<br>Opportunity/Affirmative Action Employer. Thi

#### **ADDITIONAL INFORMATION**

**TECHNICAL PUBLICATIONS**: **Technical Library:** [www.onsemi.com/design/resources/technical](https://www.onsemi.com/design/resources/technical-documentation)−documentation **onsemi Website:** [www.onsemi.com](https://www.onsemi.com/)

#### **ONLINE SUPPORT**: [www.onsemi.com/support](https://www.onsemi.com/support?utm_source=techdocs&utm_medium=pdf) **For additional information, please contact your local Sales Representative at** [www.onsemi.com/support/sales](https://www.onsemi.com/support/sales)