# <u>onsemi</u>

### **3.3V Dual LVTTL/LVCMOS to Differential LVPECL Translator**

### MC100LVELT22

#### Description

The MC100LVELT22 is a dual LVTTL/LVCMOS to differential LVPECL translator. Due to LVPECL (Low Voltage Positive ECL) levels, only +3.3V and ground is required. The small 8–lead package outline with low skew dual gate design makes the MC100LVELT22 ideal for applications which require translation of a clock and/or data signal.

#### Features

- 350 ps Typical Propagation Delay
- <100 ps Output-to-Output Skew
- Flow Through Pinouts
- The 100 Series Contains Temperature Compensation
- LVPECL Operating Range:  $V_{CC}$  = 3.15 V to 3.45 V with GND = 0 V
- When Unused TTL Input is left Open, Q Output will Default High
- These are Pb-Free Devices



SOIC-8 D SUFFIX CASE 751 TSSOP-8 DT SUFFIX CASE 948R

8

#### MARKING DIAGRAM



L = Wafer Lot

Y = Year

- W = Work Week
- $\overline{M}$  = Date Code
- = Pb–Free Package

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note <u>AND8002/D</u>.

#### **ORDERING INFORMATION**

| Device           | Package              | Shipping†        |
|------------------|----------------------|------------------|
| MC100LVELT22DG   | SOIC–8<br>(Pb-Free)  | 98 Units / Tube  |
| MC100LVELT22DR2G | SOIC-8<br>(Pb-Free)  | 2500Tape & Reel  |
| MC100LVELT22DTG  | TSSOP-8<br>(Pb-Free) | 100 Units / Tube |
| MC100LVELT22DTRG | TSSOP-8<br>(Pb-Free) | 2500 Tape & Reel |

+ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.

### MC100LVELT22



#### **Table 1. PIN DESCRIPTION**

| PIN             | FUNCTION                    |
|-----------------|-----------------------------|
| Qn, <u>Qn</u>   | LVPECL Differential Outputs |
| D0, D1          | LVTTL/LVCMOS Inputs         |
| V <sub>CC</sub> | Positive Supply             |
| GND             | Ground                      |
|                 |                             |

Figure 1. 8-Lead Pinout (Top View) and Logic Diagram

| Characteristi                           | Characteristics                                        |                      |  |  |  |  |  |
|-----------------------------------------|--------------------------------------------------------|----------------------|--|--|--|--|--|
| Internal Input Pulldown Resistor        |                                                        | N/A                  |  |  |  |  |  |
| Internal Input Pullup Resistor          |                                                        | N/A                  |  |  |  |  |  |
| ESD Protection                          | Human Body Model<br>Machine Model                      | > 4 kV<br>> 200 V    |  |  |  |  |  |
| Moisture Sensitivity, Indefinite Time O | Level 1<br>Level 3                                     |                      |  |  |  |  |  |
| Flammability Rating                     | Oxygen Index: 28 to 34                                 | UL 94 V-0 @ 0.125 in |  |  |  |  |  |
| Transistor Count                        |                                                        | 164                  |  |  |  |  |  |
| Meets or exceeds JEDEC Spec EIA/J       | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                      |  |  |  |  |  |

#### **Table 2. ATTRIBUTES**

1. For additional information, see Application Note AND8003/D.

#### Table 3. MAXIMUM RATINGS

| Symbol           | Parameter                                | Condition 1         | Condition 2         | Rating        | Unit         |
|------------------|------------------------------------------|---------------------|---------------------|---------------|--------------|
| V <sub>CC</sub>  | Positive Power Supply                    | GND = 0 V           |                     | 7             | V            |
| VI               | Input Voltage                            | GND = 0 V           | $V_{I} \leq V_{CC}$ | 7             | V            |
| l <sub>out</sub> | Output Current                           | Continuous<br>Surge |                     | 50<br>100     | mA<br>mA     |
| T <sub>A</sub>   | Operating Temperature Range              |                     |                     | -40 to +85    | °C           |
| T <sub>stg</sub> | Storage Temperature Range                |                     |                     | -65 to +150   | °C           |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | SO-8<br>SO-8        | 190<br>130    | °C/W<br>°C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)    | std bd              | SO-8                | 41 to 44 ± 5% | °C/W         |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | TSSOP-8<br>TSSOP-8  | 185<br>140    | °C/W<br>°C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)    | std bd              | TSSOP-8             | 41 to 44 ± 5% | °C/W         |
| T <sub>sol</sub> | Wave Solder Pb-Free                      | <2 to 3 sec @ 260°C |                     | 265           | °C           |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 2. JEDEC standard multilayer board – 2S2P (2 signal, 2 power)

#### MC100LVELT22

#### Table 4. LVPECL DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V; GND = 0.0 V (Note 3)

|                 |                              | -40°℃ |     | 25°C |      |     | 85°C |      |     |      |      |
|-----------------|------------------------------|-------|-----|------|------|-----|------|------|-----|------|------|
| Symbol          | Characteristic               | Min   | Тур | Max  | Min  | Тур | Max  | Min  | Тур | Max  | Unit |
| I <sub>CC</sub> | Power Supply Current         |       |     | 28   |      |     | 28   |      |     | 29   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 4) | 2275  |     | 2420 | 2275 |     | 2420 | 2275 |     | 2420 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 4)  | 1490  |     | 1680 | 1490 |     | 1680 | 1490 |     | 1680 | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

3. Output parameters vary 1:1 with V<sub>CC</sub>. V<sub>CC</sub> can vary  $\pm$ 0.15 V. 4. Outputs are terminated through a 50 ohm resistor to V<sub>CC</sub>-2 V.

#### Table 5. LVTTL/LVCMOS INPUT DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V; T<sub>A</sub> = $-40^{\circ}$ C to $85^{\circ}$ C (Note 5)

| Symbol           | Characteristic            | Min | Тур | Max  | Unit | Condition                |
|------------------|---------------------------|-----|-----|------|------|--------------------------|
| I <sub>IH</sub>  | Input HIGH Current        |     |     | 20   | μΑ   | V <sub>IN</sub> = 2.7 V  |
| I <sub>IHH</sub> | Input HIGH Current        |     |     | 100  | μA   | $V_{IN} = V_{CC}$        |
| IIL              | Input LOW Current         |     |     | -0.2 | mA   | V <sub>IN</sub> = 0.5 V  |
| V <sub>IK</sub>  | Input Clamp Diode Voltage |     |     | -1.2 | V    | I <sub>IN</sub> = -18 mA |
| VIH              | Input HIGH Voltage        | 2.0 |     | 3.3  | V    |                          |
| V <sub>IL</sub>  | Input LOW Voltage         | 0   |     | 0.8  | V    |                          |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

5.  $V_{CC}$  can vary ±0.15 V.

#### Table 6. AC CHARACTERISTICS $V_{CC} = 3.3 \text{ V}$ ; GND = 0.0 V (Note 6)

|                     |                                                                                              |     | -40°C |            | 25°C |     |            | 85°C |     |            |      |
|---------------------|----------------------------------------------------------------------------------------------|-----|-------|------------|------|-----|------------|------|-----|------------|------|
| Symbol              | Characteristic                                                                               | Min | Тур   | Max        | Min  | Тур | Max        | Min  | Тур | Max        | Unit |
| f <sub>max</sub>    | Maximum Toggle Frequency                                                                     |     |       |            |      | 350 |            |      |     |            | MHz  |
| <sup>t</sup> PLH    | Propagation Delay (Note 7)                                                                   |     | 350   | 600        | 200  | 350 | 600        | 200  | 350 | 600        | ps   |
| t<br>skew           | Skew Output-to-Output<br>Part-to-Part                                                        |     | 30    | 100<br>400 |      | 30  | 100<br>400 |      | 30  | 100<br>400 | ps   |
| <sup>t</sup> JITTER | Random Clock Jitter (RMS)                                                                    |     |       | 2.1        |      | 1.1 | 1.9        |      |     | 1.6        | ps   |
| t <sub>jit(φ)</sub> | Additive RMS Phase Jitter $f_c = 50$ MHz, Integration Range: 12 kHz to 20 MHz (See Figure 2) |     |       |            |      | 219 |            |      |     |            | fs   |
| t /t<br>r f         | Output Rise/Fall Time (20-80%)                                                               | 200 |       | 550        | 200  |     | 500        | 200  |     | 500        | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

6. V<sub>CC</sub> can vary ±0.15 V. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> – 2 V.

7. Specifications for standard TTL input signal.



Figure 2. Typical MC100LVELT22 Phase Noise Plot at f<sub>Carrier</sub> = 50 MHz, V<sub>CC</sub> = 3.3 V, 25°C

The above phase noise data was captured using Agilent E5052A/B. The data displays the input phase noise and output phase noise used to calculate the additive phase jitter at a specified integration range. The additive RMS phase jitter contributed by the device (integrated between 12 kHz and 20 MHz) is 219 fs. The additive RMS phase jitter performance of the translator is highly dependent on the phase noise of the input source.

To obtain the most precise additive phase noise measurement, it is vital that the source phase noise be

notably lower than that of the DUT. If the phase noise of the source is greater than the noise floor of the device under test, the source noise will dominate the additive phase jitter calculation and lead to an incorrect negative result for the additive phase noise within the integration range. The Figure above is a good example of the MC100LVELT22 source generator phase noise having a significantly lower floor than the DUT and results in an additive phase jitter of 219 fs.

Additive RMS phase jitter =  $\sqrt{\text{RMS phase jitter of output}^2 - \text{RMS phase jitter of input}^2}$ 

219 fs = 
$$\sqrt{587.92}$$
 fs<sup>2</sup> - 545.23 fs<sup>2</sup>

Figure 2 was created with measured data from Agilent–E5052B Signal Source Analyzer using ON Semiconductor Phase Noise Explorer web tool. This free application enables an interactive environment for advanced phase noise and jitter analysis of timing devices and clock tree designs. To see the performance of MC100LVELT22 beyond conditions outlined in this datasheet, please visit the ON Semiconductor <u>Green Point Design Tools</u> homepage.

#### MC100LVELT22



Figure 3. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)

#### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | - | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
| AND8066/D | - | Interfacing with ECLinPS                    |
| AND8090/D | - | AC Characteristics of ECL Devices           |
|           |   |                                             |

ECLinPS is registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.

## onsemi



\*For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### STYLES ON PAGE 2

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SOIC-8 NB   |                                                                                                                                                                                 | PAGE 1 OF 2 |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |                                                                                                                                                                                 |             |  |  |  |  |
| onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights or the rights of others. |             |                                                                                                                                                                                 |             |  |  |  |  |

#### SOIC-8 NB CASE 751-07 ISSUE AK

STYLE 1: PIN 1. EMITTER COLLECTOR 2. COLLECTOR 3. 4. EMITTER 5. EMITTER BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN З. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6 BASE. DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. TXE 4. 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT З. 4. GND 5. IOUT 6. IOUT IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2 EMITTER, #1 BASE, #2 З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: GROUND PIN 1. BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND 6 BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3 P-SOURCE P-GATE 4. P-DRAIN 5 6. P-DRAIN N-DRAIN 7. N-DRAIN 8. STYLE 18: PIN 1. ANODE ANODE 2. SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. 8. CATHODE STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC 4. I/O LINE 3 COMMON ANODE/GND 5. 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt З. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. SOURCE 2 4. SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5. 6.

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. DRAIN, #2 4. GATE, #2 5. SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND З. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 ANODE 1 3 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. **MIRROR 1** STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. 8. LINE 1 OUT STYLE 27: PIN 1. ILIMIT 2 OVI 0 UVLO З. 4. INPUT+ 5. 6. SOURCE SOURCE SOURCE 7. 8 DRAIN

#### STYLE 4: PIN 1. 2. ANODE ANODE ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 BASE #2 З. COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 16 EMITTER, DIE #1 PIN 1. 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE EMITTER 2. 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE

6. CATHODE COLLECTOR/ANODE 7. 8. COLLECTOR/ANODE STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC OFF DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK

7. VOULK 8. VIN

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 2 OF 2 |  |  |  |  |
|                  |             |                                                                                                                                                                                     |             |  |  |  |  |

SOURCE 1/DRAIN 2

7.

8. GATE 1

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights or others.

7.

8

COLLECTOR, #1

COLLECTOR, #1

## semi

-T- SEATING

PLANE

D



TSSOP-8 3.00x3.00x0.95 CASE 948R-02 ISSUE A

DATE 07 APR 2000



0.25 (0.010)

NOTES:

4.

5.

PER SIDE.



|     | MILLIN   | IETERS | INCHES    |       |  |  |
|-----|----------|--------|-----------|-------|--|--|
| DIM | MIN      | MAX    | MIN       | MAX   |  |  |
| Α   | 2.90     | 3.10   | 0.114     | 0.122 |  |  |
| В   | 2.90     | 3.10   | 0.114     | 0.122 |  |  |
| С   | 0.80     | 1.10   | 0.031     | 0.043 |  |  |
| D   | 0.05     | 0.15   | 0.002     | 0.006 |  |  |
| F   | 0.40     | 0.70   | 0.016     | 0.028 |  |  |
| G   | 0.65     | BSC    | 0.026     | BSC   |  |  |
| K   | 0.25     | 0.40   | 0.010     | 0.016 |  |  |
| L   | 4.90 BSC |        | 0.193 BSC |       |  |  |
| М   | 0°       | 6 °    | 0 °       | 6 °   |  |  |

NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLED

FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010)

TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

| DOCUMENT NUMBER: | 98AON00236D            | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |
|------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|
| DESCRIPTION:     | TSSOP-8 3.00x3.00x0.95 |                                                                                                                                                                                     | PAGE 1 OF 1 |  |  |  |  |

onsemi and ONSEMi. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make charges without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products herein. special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>