# 3.3 V 3.2 Gb/s Dual Differential Clock/Data 2 x 2 Crosspoint Switch with CML Output and Internal Termination

# **NB4N840M**

# **Description**

The NB4N840M is a high-bandwidth fully differential dual 2 x 2 crosspoint switch with CML inputs/outputs that is suitable for applications such as SDH/SONET, DWDM, Gigabit Ethernet and high speed switching. Fully differential design techniques are used to minimize jitter accumulation, crosstalk, and signal skew, which make this device ideal for loop-through and protection channel switching applications.

Internally terminated differential CML inputs accept AC–coupled LVPECL (Positive ECL) or direct coupled CML signals. By providing internal 50  $\Omega$  input and output termination resistor, the need for external components is eliminated and interface reflections are minimized. Differential 16 mA CML outputs provide matching internal 50  $\Omega$  terminations, and 400 mV output swings when externally terminated, 50  $\Omega$  to  $V_{CC}$ .

Single-ended LVCMOS/LVTTL SEL inputs control the routing of the signals through the crosspoint switch which makes this device configurable as 1:2 fan-out, repeater or 2 x 2 crosspoint switch. The device is housed in a low profile 5 x 5 mm 32-pin QFN package.

# **Features**

- Plug-in compatible to the MAX3840 and SY55859L
- Maximum Input Clock Frequency 2.7 GHz
- Maximum Input Data Frequency 3.2 Gb/s
- 225 ps Typical Propagation Delay
- 80 ps Typical Rise and Fall Times
- 7 ps Channel to Channel Skew
- 430 mW Power Consumption
- < 0.5 ps RMS Jitter
- 7 ps Peak-to-Peak Data Dependent Jitter
- Power Saving Feature with Disabled Outputs
- Operating Range:  $V_{CC} = 3.0 \text{ V}$  to 3.6 V with  $V_{EE} = 0 \text{ V}$
- CML Output Level (400 mV Peak-to-Peak Output), Differential Output

1

• These are Pb–Free Devices



## MARKING DIAGRAM



A = Assembly Location WL = Wafer Lot

YY = Year
WW = Work Week
G = Pb-Free Package



Figure 1. Functional Block Diagram

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 8 of this data sheet.

**Table 1. TRUTH TABLE** 

| SELA0/SELB0 | SELA1/SELB1 | ENA0/ENA1 | ENB0/ENB1 | QA0/QB0            | QA1/QB1            | Function                       |
|-------------|-------------|-----------|-----------|--------------------|--------------------|--------------------------------|
| L           | L           | Н         | Н         | DA0/DB0            | DA0/DB0            | 1:2 Fanout                     |
| L           | Н           | Н         | Н         | DA0/DB0            | DA1/DB1            | Quad Repeater                  |
| Н           | L           | Н         | Н         | DA1/DB1            | DA0/DB0            | Crosspoint Switch              |
| Н           | Н           | Н         | Н         | DA1/DB1            | DA1/DB1            | 1:2 Fanout                     |
| Х           | Х           | L         | L         | Disable/Power Down | Disable/Power Down | No output (@ V <sub>CC</sub> ) |



Figure 2. Pin Configuration (Top View)

# **Table 2. PIN DESCRIPTION**

| Pin                       | Name            | I/O        | Description                                                                                                                                                                                                                         |
|---------------------------|-----------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                         | ENB1            | LVTTL      | Channel B1 Output Enable. LVTTL low input powers down B1 output stage.                                                                                                                                                              |
| 2                         | DB1             | CML Input  | Channel B1 Positive Signal Input                                                                                                                                                                                                    |
| 3                         | DB1             | CML Input  | Channel B1 Negative Signal Input                                                                                                                                                                                                    |
| 4                         | ENB0            | LVTTL      | Channel B0 Output Enable. LVTTL low input powers down B0 output stage.                                                                                                                                                              |
| 5                         | SELB0           | LVTTL      | Channel B0 Output Select. See Table 1.                                                                                                                                                                                              |
| 6                         | DB0             | CML Input  | Channel B0 Positive Signal Input                                                                                                                                                                                                    |
| 7                         | DB0             | CML Input  | Channel B0 Negative Signal Input                                                                                                                                                                                                    |
| 8                         | SELB1           | LVTTL      | Channel B1 Output Select. See Table 1.                                                                                                                                                                                              |
| 9,24                      | GND             | -          | Supply Ground. All GND pins must be externally connected to power supply to guarantee proper operation.                                                                                                                             |
| 10, 13, 16,<br>17, 20, 23 | V <sub>CC</sub> | -          | Positive Supply. All $V_{CC}$ pins must be externally connected to power supply to guarantee proper operation.                                                                                                                      |
| 11                        | QB0             | CML Output | Channel B0 Negative Output.                                                                                                                                                                                                         |
| 12                        | QB0             | CML Output | Channel B0 Positive Output.                                                                                                                                                                                                         |
| 14                        | QB1             | CML Output | Channel B1 Negative Output.                                                                                                                                                                                                         |
| 15                        | QB1             | CML Output | Channel B1 Positive Output.                                                                                                                                                                                                         |
| 18                        | QA1             | CML Output | Channel A1 Negative Output.                                                                                                                                                                                                         |
| 19                        | QA1             | CML Output | Channel A1 Positive Output.                                                                                                                                                                                                         |
| 21                        | QA0             | CML Output | Channel A0 Negative Output.                                                                                                                                                                                                         |
| 22                        | QA0             | CML Output | Channel A0 Positive Output.                                                                                                                                                                                                         |
| 25                        | SELA1           | LVTTL      | Channel A1 Output Select, LVTTL Input. See Table 1.                                                                                                                                                                                 |
| 26                        | DA0             | CML Input  | Channel A0 Positive Signal Input.                                                                                                                                                                                                   |
| 27                        | DA0             | CML Input  | Channel A0 Negative Signal Input.                                                                                                                                                                                                   |
| 28                        | SELA0           | LVTTL      | Channel A0 Output Select, LVTTL Input. See Table 1.                                                                                                                                                                                 |
| 29                        | ENA0            | LVTTL      | Channel A0 Output Enable. LVTTL low input powers down A0 output stage.                                                                                                                                                              |
| 30                        | DA1             | CML Input  | Channel A1 Positive Signal Input.                                                                                                                                                                                                   |
| 31                        | DA1             | CML Input  | Channel A1 Negative Signal Input.                                                                                                                                                                                                   |
| 32                        | ENA1            | LVTTL      | Channel A1 Output Enable. LVTTL low input powers down A1 output stage.                                                                                                                                                              |
| -                         | EP              | GND        | Exposed Pad. The thermally exposed pad (EP) on package bottom (see case drawing) must be attached to a heat–sinking conduit. The exposed pad must be soldered to the circuit board GND for proper electrical and thermal operation. |

**Table 3. ATTRIBUTES** 

| Characteris                                            | Value                             |                      |
|--------------------------------------------------------|-----------------------------------|----------------------|
| ESD Protection                                         | Human Body Model<br>Machine Model | > 2000 V<br>> 110 V  |
| Moisture Sensitivity (Note 1)                          | QFN-32                            | Level 1              |
| Flammability Rating                                    | Oxygen Index: 28 to 34            | UL 94 V-0 @ 0.125 in |
| Transistor Count                                       | 380                               |                      |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                                   |                      |

<sup>1.</sup> For additional information, refer to Application Note AND8003/D.

# **Table 4. MAXIMUM RATINGS**

| Symbol            | Parameter                                           | Condition 1         | Condition 2          | Rating      | Unit     |
|-------------------|-----------------------------------------------------|---------------------|----------------------|-------------|----------|
| V <sub>CC</sub>   | Positive Power Supply                               | GND = 0 V           |                      | 3.8         | V        |
| VI                | Positive Input                                      | GND = 0 V           | $GND = V_I = V_{CC}$ | 3.8         | V        |
| V <sub>INPP</sub> | Differential Input Voltage $ D - \overline{D} $     |                     |                      | 3.8         | V        |
| I <sub>IN</sub>   | Input Current Through Internal 50 $\Omega$ Resistor | Static<br>Surge     |                      | 45<br>80    | mA<br>mA |
| I <sub>OUT</sub>  | Output Current                                      | Continuous<br>Surge |                      | 25<br>80    | mA<br>mA |
| T <sub>A</sub>    | Operating Temperature Range                         | QFN-32              |                      | -40 to +85  | °C       |
| T <sub>stg</sub>  | Storage Temperature Range                           |                     |                      | -65 to +150 | °C       |
| θ <sub>JA</sub>   | Thermal Resistance (Junction–to–Ambient) (Note 2)   | 0 lfpm<br>500 lfpm  | QFN-32<br>QFN-32     | 31<br>27    | °C/W     |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)               | 2S2P (Note 3)       | QFN-32               | 12          | °C/W     |
| T <sub>sol</sub>  | Wave Solder Pb-Free                                 | <3 sec @ 260 C      |                      | 260         | °C       |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

2. JEDEC standard 51–6, multilayer board – 2S2P (2 signal, 2 power).

3. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad.

Table 5. DC CHARACTERISTICS, CLOCK INPUTS, CML OUTPUTS V<sub>CC</sub> = 3.0 V to 3.6 V, T<sub>A</sub> = -40°C to +85°C

| Symbol               | Characteristic                                                                    | Min                   | Тур                   | Max                   | Unit |
|----------------------|-----------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|------|
| I <sub>CC</sub>      | Power Supply Current (All outputs enabled)                                        |                       | 130                   | 170                   | mA   |
| Vout <sub>diff</sub> | CML Differential Output Swing (Note 4, Figures 5 and 12)                          |                       | 800                   | 1000                  | mV   |
| V <sub>CMR</sub>     | CML Output Common Mode Voltage (Loaded 50 $\Omega$ to $\mathrm{V}_{\mathrm{CC}})$ |                       | V <sub>CC</sub> – 200 |                       | mV   |
| (Note 6)             | CML Single–Ended Input Voltage Range                                              | V <sub>CC</sub> – 800 |                       | V <sub>CC</sub> + 400 | mV   |
| V <sub>ID</sub>      | Differential Input Voltage (V <sub>IHD</sub> – V <sub>ILD</sub> )                 | 300                   |                       | 1600                  | mV   |

#### LVTTL CONTROL INPUT PINS

| V <sub>IH</sub>   | Input HIGH Voltage (LVTTL Inputs) | 2000 |     |      | mV |
|-------------------|-----------------------------------|------|-----|------|----|
| V <sub>IL</sub>   | Input LOW Voltage (LVTTL Inputs)  |      |     | 800  | mV |
| I <sub>IH</sub>   | Input HIGH Current (LVTTL Inputs) | -10  |     | 10   | μΑ |
| I <sub>IL</sub>   | Input LOW Current (LVTTL Inputs)  | -10  |     | 10   | μΑ |
| R <sub>TIN</sub>  | CML Single–Ended Input Resistance | 42.5 | 50  | 57.5 | Ω  |
| R <sub>TOUT</sub> | Differential Output Resistance    | 85   | 100 | 115  | Ω  |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 4. CML outputs require 50  $\Omega$  receiver termination resistors to  $V_{CC}$  for proper operation (Figure 10).
- Input and output parameters vary 1:1 with V<sub>CC</sub>.
   V<sub>CMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>CMR</sub> max varies 1:1 with V<sub>CC</sub>.

Table 6. AC CHARACTERISTICS  $V_{CC} = 3.0 \text{ V}$  to 3.6 V,  $V_{EE} = 0 \text{ V}$  (Note 7, Figure 9)

|                                        |                                                                                                                                                                                                                                |                   | -40°C             |                 |                   | 25°C              |                 |                   | 85°C              |                 |      |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-----------------|-------------------|-------------------|-----------------|-------------------|-------------------|-----------------|------|
| Symbol                                 | Characteristic                                                                                                                                                                                                                 | Min               | Тур               | Max             | Min               | Тур               | Max             | Min               | Тур               | Max             | Unit |
| V <sub>OUTPP</sub>                     | $ \begin{array}{lll} \text{Output Voltage Amplitude (@V_{INPPmin})} & f_{in} \leq 2 \text{ GHz} \\ \text{(See Figure 3)} & f_{in} \leq 3 \text{ GHz} \\ & f_{in} \leq 3.5 \text{ GHz} \\ \end{array} $                         | 280<br>235<br>170 | 365<br>310<br>220 |                 | 280<br>235<br>170 | 365<br>310<br>220 |                 | 280<br>235<br>170 | 365<br>310<br>220 |                 | mV   |
| f <sub>DATA</sub>                      | Maximum Operating Data Rate                                                                                                                                                                                                    | 3.2               |                   |                 | 3.2               |                   |                 | 3.2               |                   |                 | Gb/s |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Output Differential D/D to Q/Q                                                                                                                                                                            | 140               | 225               | 340             | 140               | 225               | 340             | 140               | 225               | 340             | ps   |
| t <sub>SKEW</sub>                      | Duty Cycle Skew (Note 8) Within–Device Skew (Figure 4) Device–to–Device Skew (Note 12)                                                                                                                                         |                   | 5<br>5<br>20      | 25<br>25<br>85  |                   | 5<br>5<br>20      | 25<br>25<br>85  |                   | 5<br>5<br>20      | 25<br>25<br>85  | ps   |
| t <sub>JITTER</sub>                    | $\begin{array}{ll} \text{RMS Random Clock Jitter (Note 10)} & f_{in} \leq 3.2 \text{ GHz} \\ \text{Peak-to-Peak Data Dependent Jitter } f_{in} = 2.5 \text{ Gb/s} \\ \text{(Note 11)} & f_{in} = 3.2 \text{ Gb/s} \end{array}$ |                   | 0.15<br>7<br>7    | 0.5<br>20<br>20 |                   | 0.15<br>7<br>7    | 0.5<br>20<br>20 |                   | 0.15<br>7<br>7    | 0.5<br>20<br>20 | ps   |
|                                        | Crosstalk-Induced RMS Jitter (Note 13)                                                                                                                                                                                         |                   |                   | 0.5             |                   |                   | 0.5             |                   |                   | 0.5             | ps   |
| V <sub>INPP</sub>                      | Input Voltage Swing/Sensitivity (Differential Configuration) (Note 9)                                                                                                                                                          | 150               |                   | 800             | 150               |                   | 800             | 150               |                   | 800             | mV   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times @ 0.5 GHz Q, $\overline{\mathbb{Q}}$ (20% – 80%)                                                                                                                                                        |                   | 80                | 135             |                   | 80                | 135             |                   | 80                | 135             | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 7. Measured by forcing  $V_{INPP}$  (MIN) from a 50% duty cycle clock source. All loading with an external  $R_L$  = 50  $\Omega$  to  $V_{CC}$ . Input edge rates 40 ps (20% - 80%).
- 8. Duty cycle skew is measured between differential outputs using the deviations of the sum of Tpw- and Tpw+ @ 0.5 GHz.
- 9. V<sub>INPP</sub> (MAX) cannot exceed 800 mV. Input voltage swing is a single-ended measurement operating in differential mode.
- 10. Additive RMS jitter using 50% duty cycle clock input signal.
- 11. Additive peak-to-peak data dependent jitter using input data pattern with PRBS 223-1 and K28.5, VINPP = 400 mV.
- 12. Device to device skew is measured between outputs under identical transition @ 0.5 GHz.
- 13. Data taken on the same device under identical condition.



Figure 3. Output Voltage Amplitude (V<sub>OUTPP</sub>) vs. Input Clock Frequency (f<sub>IN</sub>) at Ambient Temperature (Typ)



Figure 4. Within–Device Skew vs. Temperature at V<sub>CC</sub> = 3.3 V



Figure 5. CML Differential Voltage vs. Temperature



Figure 6. Supply Current vs. Temperature (All 4 Outputs Enabled)



Figure 7. Typical Output Waveform at 2.488 Gb/s with PRBS 2<sup>23</sup>–1 (Input Signal DDJ = 12 ps)



Figure 8. Typical Output Waveform at 3.2 Gb/s with K28.5 (Input Signal DDJ = 14 ps)



Figure 9. AC Reference Measurement



Figure 10. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8173/D)



Figure 11. CML Input and Output Structure



Figure 12. CML Output Levels

 $(Q_X - \overline{Q_X})$ 

# **ORDERING INFORMATION**

| Device        | Package            | Shipping           |
|---------------|--------------------|--------------------|
| NB4N840MMNG   | QFN32<br>(Pb-Free) | 74 Units / Rail    |
| NB4N840MMNR4G | QFN32<br>(Pb-Free) | 1000 / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.







### **RECOMMENDED** SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOI DERRM/D

QFN32 5x5 0.5P

# QFN32 5x5, 0.5P

**DATE 23 OCT 2013** 

- 1. DIMENSIONS AND TOLERANCING PER
- ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30MM FROM THE TERMINAL TIP.
  COPLANARITY APPLIES TO THE EXPOSED
- PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   | 0.80        | 1.00 |  |  |
| A1  |             | 0.05 |  |  |
| А3  | 0.20        | REF  |  |  |
| b   | 0.18        | 0.30 |  |  |
| D   | 5.00        | BSC  |  |  |
| D2  | 2.95        | 3.25 |  |  |
| E   | 5.00        | BSC  |  |  |
| E2  | 2.95        | 3.25 |  |  |
| е   | 0.50        | BSC  |  |  |
| K   | 0.20        |      |  |  |
| L   | 0.30        | 0.50 |  |  |
| L1  |             | 0.15 |  |  |

# **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code

= Assembly Location = Wafer Lot WL

VV = Year WW = Work Week = Pb-Free Package

(Note: Microdot may be in either loca-

tion)
\*This information is generic. Please refer to device data sheet for actual part marking.

Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| Mounting recrimques rick | Sterice Mariaal, GOEDET II IM/D. |                                                                                                                                                                                     |
|--------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER:         | 98AON20032D                      | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

**DESCRIPTION:** 

PAGE 1 OF 1

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales