# Octal 3-State Non-Inverting Transparent Latch **High-Performance Silicon-Gate CMOS** # MC74HC373A, MC74HCT373A The MC74HC373A/MC74HCT373A is identical in pinout to the LS373. The MC74HC373A inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. The MC74HCT373A may be used as a level converter for interfacing TTL or NMOS outputs to High-Speed CMOS inputs. The eight latches of this device are transparent D-type latches. While Latch Enable is high, the Q outputs follow the Data Inputs. When Latch Enable goes low, data meeting the setup and hold time becomes latched. The Output Enable input does not affect the state of the latches, but when Output Enable is high, all outputs are forced to the high-impedance state. Thus, data may be latched even when the outputs are not enabled. The HC373A/HCT373A is identical in function to the HC573A/HCT573A which has the data inputs on the opposite side of the package from the outputs to facilitate PC board layout. The HC373A/HCT373A is the non-inverting version of the HC533A/HCT533A. ## Features - Output Drive Capability: 15 LSTTL Loads - Outputs Directly Interface to CMOS, NMOS and TTL - Operating Voltage Range: 2.0 to 6.0 V (HC), 4.5 to 5.5 V (HCT) - Low Input Current: 1.0 μA - High Noise Immunity Characteristic of CMOS Devices - In Compliance with the JEDEC Standard No. 7.0 A Requirements - Chip Complexity: 196 FETs or 49 Equivalent Gates - These Devices are Pb-Free and are RoHS Compliant TSSOP-20 DT SUFFIX CASE 948E #### **PIN ASSIGNMENT** | OUTPUT r | | | | |----------|----|----|-------------------| | ENABLE 4 | 1● | 20 | J V <sub>CC</sub> | | Qo 🖣 | 2 | 19 | ] Q7 | | D0 🖣 | 3 | 18 | ] D7 | | D1 🖣 | 4 | 17 | D6 | | Q1 g | 5 | 16 | J Q6 | | Q2 📮 | 6 | 15 | ] Q5 | | D2 🛭 | 7 | 14 | D5 | | D3 🛭 | 8 | 13 | D4 | | Q3 🗖 | 9 | 12 | ] Q4 | | GND [ | 10 | 11 | LATCH | | | | | <b>ENABLE</b> | ### **MARKING DIAGRAMS** XXXXXXXX = Specific Device Code A = Assembly Location WL, L = Wafer Lot WL, L = Water Lot YY, Y = Year WW, W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) ## **FUNCTION TABLE** | Inputs | | | Output | |------------------|-----------------|---|-----------| | Output<br>Enable | Latch<br>Enable | D | Q | | L | Н | Н | Н | | L | Н | L | L | | L | L | Χ | No Change | | н | Х | Χ | Z | X = Don't Care Z = High Impedance 1 #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 8 of this data sheet. Figure 1. Logic Diagram #### **MAXIMUM RATINGS** | Symbol | Parameter | | Value | Unit | |-------------------|------------------------------------------------------------------------------------|------------------------|------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | | -0.5 to +6.5 | V | | V <sub>IN</sub> | DC Input Voltage | | -0.5 to V <sub>CC</sub> +0.5 | V | | V <sub>OUT</sub> | DC Output Voltage | | -0.5 to V <sub>CC</sub> +0.5 | V | | I <sub>IN</sub> | DC Input Diode Current, per Pin | | ±20 | mA | | I <sub>OUT</sub> | DC Input Diode Current, Per Pin | | ±35 | mA | | Icc | DC Supply Current, V <sub>CC</sub> and GND Pins | | ±75 | mA | | I <sub>IK</sub> | Input Clamp Current (V <sub>IN</sub> < 0 or V <sub>IN</sub> > V <sub>CC</sub> ) | | ±20 | mA | | lok | Output Clamp Current (V <sub>OUT</sub> < 0 or V <sub>OUT</sub> > V <sub>CC</sub> ) | | ±20 | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 secs | | 260 | °C | | TJ | Junction Temperature Under Bias | | +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Note 1) | SOIC-20W | 96 | °C/W | | | | WQFN20 | 99 | | | | | QFN20 | 111 | | | | | TSSOP-20 | 150 | | | P <sub>D</sub> | Power Dissipation in Still Air at 25°C | SOIC-20W | 1302 | mW | | _ | | WQFN20 | 1256 | | | | | QFN20 | 1127 | | | | | TSSOP-20 | 833 | | | MSL | Moisture Sensitivity | SOIC-20W | Level 3 | _ | | | , | All Other Packages | Level 1 | | | F <sub>R</sub> | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | - | | V <sub>ESD</sub> | ESD Withstand Voltage (Note 2) | Human Body Model | > 2000 | V | | | | Charged Device Model | > 1000 | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. Measured with minimum pad spacing on an FR4 board, using 76 mm-by-114 mm, 2-ounce copper trace no air flow per JESD51-7. HBM tested to EIA / JESD22-A114-A. CDM tested to JESD22-C101-A. JEDEC recommends that ESD qualification to EIA/JESD22-A115A (Machine Model) be discontinued. ## **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | |------------------------------------|-----------------------------------------------------------------------------|------------|--------------------|------| | MC74HC | | - | | | | V <sub>CC</sub> | DC Supply Voltage | 2.0 | 6.0 | V | | V <sub>IN</sub> , V <sub>OUT</sub> | DC Input Voltage, Output Voltage (Note 3) | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Free-Air Temperature | -55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Time $ V_{CC} = 2.0 \\ V_{CC} = 4.5 \\ V_{CC} = 6.0 \\ $ | 5 V 0 | 1000<br>500<br>400 | ns | | MC74HCT | | | | | | V <sub>CC</sub> | DC Supply Voltage | 4.5 | 5.5 | V | | V <sub>IN</sub> , V <sub>OUT</sub> | DC Input Voltage, Output Voltage (Note 3) | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Free-Air Temperature | <b>–55</b> | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Time | 0 | 500 | ns | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 3. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open. ## DC ELECTRICAL CHARACTERISTICS (MC74HC373A) | | | | | Guar | anteed Lim | it | | |-----------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|----------| | Symbol | Parameter | Test Conditions | v <sub>cc</sub> v | –55 to 25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input<br>Voltage | $\begin{aligned} V_{out} &= V_{CC} - 0.1 \text{ V} \\ I_{out} &\leq 20 \mu\text{A} \end{aligned}$ | 2.0<br>3.0<br>4.5<br>6.0 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | ٧ | | V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage | $\begin{aligned} &V_{out} = 0.1 \text{ V} \\ & I_{out} \leq 20 \mu\text{A} \end{aligned}$ | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | V | | V <sub>OH</sub> | Minimum High-Level Output<br>Voltage | $V_{in} = V_{IH}$ $ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $\begin{tabular}{ll} $V_{in} = V_{IH}$ & $ I_{out} \le 2.4 \text{ mA} \\ & I_{out} \le 6.0 \text{ mA} \\ & I_{out} \le 7.8 \text{ mA} \end{tabular}$ | 3.0<br>4.5<br>6.0 | 2.48<br>3.98<br>5.48 | 2.34<br>3.84<br>5.34 | 2.2<br>3.7<br>5.2 | | | V <sub>OL</sub> | Maximum Low-Level Output Voltage | $V_{in} = V_{IL}$ $ I_{out} \le 20 \mu A$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | <b>V</b> | | | | $\begin{tabular}{ll} $V_{in} = V_{IL}$ & $ I_{out} \le 2.4 \text{ mA} \\ & I_{out} \le 6.0 \text{ mA} \\ & I_{out} \le 7.8 \text{ mA} \end{tabular}$ | 3.0<br>4.5<br>6.0 | 0.26<br>0.26<br>0.26 | 0.33<br>0.33<br>0.33 | 0.4<br>0.4<br>0.4 | | | l <sub>in</sub> | Maximum Input Leakage Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | ±0.1 | ±1.0 | ±1.0 | μΑ | | l <sub>OZ</sub> | Maximum Three–State Leak-<br>age Current | Output in High-Impedance State $V_{in} = V_{IL} \text{ or } V_{IH}$ $V_{out} = V_{CC} \text{ or GND}$ | 6.0 | ±0.5 | ±5.0 | ±10 | μΑ | | I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$ | 6.0 | 4.0 | 40 | 160 | μΑ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. ## AC ELECTRICAL CHARACTERISTICS (MC74HC373A) (See Figures 2 and 3) | | | | Guar | anteed Lim | it | | |--------------------------------------|-------------------------------------------------------------------------|--------------------------|------------------------|------------------------|------------------------|------| | Symbol | Parameter | v <sub>cc</sub> v | –55 to 25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Maximum Propagation Delay, Input D to Q | 2.0<br>3.0<br>4.5<br>6.0 | 125<br>80<br>25<br>21 | 155<br>110<br>31<br>26 | 190<br>130<br>38<br>32 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Maximum Propagation Delay, Latch Enable to Q | 2.0<br>3.0<br>4.5<br>6.0 | 140<br>90<br>28<br>24 | 175<br>120<br>35<br>30 | 210<br>140<br>42<br>36 | ns | | t <sub>PLZ</sub><br>t <sub>PHZ</sub> | Maximum Propagation Delay, Output Enable to Q | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>100<br>30<br>26 | 190<br>125<br>38<br>33 | 225<br>150<br>45<br>38 | ns | | t <sub>PZL</sub><br>t <sub>PZH</sub> | Maximum Propagation Delay, Output Enable to Q | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>100<br>30<br>26 | 190<br>125<br>38<br>33 | 225<br>150<br>45<br>38 | ns | | t <sub>TLH</sub><br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>23<br>12<br>10 | 75<br>27<br>15<br>13 | 90<br>32<br>18<br>15 | ns | | C <sub>in</sub> | Maximum Input Capacitance | | 10 | 10 | 10 | pF | | C <sub>out</sub> | Maximum Three-State Output Capacitance (Output in High-Impedance State) | | 15 | 15 | 15 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |----------|-----------------------------------------------------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Per Enabled Output)* | 36 | pF | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. \*Used to determine the no–load dynamic power consumption: $P_D = C_{PD} \ V_{CC}^2 f + I_{CC} \ V_{CC}$ . ## TIMING REQUIREMENTS (MC74HC373A) (See Figures 2 and 3) | | | | G | | iuarante | ed Limi | it | | | | | | | |---------------------------------|---------------------------------------------|--------------------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|------|----------------|--|------|--| | | | V <sub>CC</sub> | –55 to | –55 to 25°C | | –55 to 25°C | | -55 to 25°C ≤ 8 | | ≤ <b>85</b> °C | | 25°C | | | Symbol | Parameter | Volts | Min | Max | Min | Max | Min | Max | Unit | | | | | | t <sub>su</sub> | Minimum Setup Time, Input D to Latch Enable | 2.0<br>3.0<br>4.5<br>6.0 | 25<br>20<br>5.0<br>5.0 | | 30<br>25<br>6.0<br>6.0 | | 40<br>30<br>8.0<br>7.0 | | ns | | | | | | t <sub>h</sub> | Minimum Hold Time, Latch Enable to Input D | 2.0<br>3.0<br>4.5<br>6.0 | 5.0<br>5.0<br>5.0<br>5.0 | | 5.0<br>5.0<br>5.0<br>5.0 | | 5.0<br>5.0<br>5.0<br>5.0 | | ns | | | | | | t <sub>w</sub> | Minimum Pulse Width, Latch Enable | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>23<br>12<br>10 | | 75<br>27<br>15<br>13 | | 90<br>32<br>18<br>15 | | ns | | | | | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times | 2.0<br>3.0<br>4.5<br>6.0 | | 1000<br>800<br>500<br>400 | | 1000<br>800<br>500<br>400 | | 1000<br>800<br>500<br>400 | ns | | | | | ## DC ELECTRICAL CHARACTERISTICS (MC74HCT373A) | | | | | Gu | Guaranteed Limit | | | |-----------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------|----------------|------------------|------------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub><br>V | –55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input<br>Voltage | $V_{out}$ = 0.1 V or $V_{CC}$ – 0.1 V $ I_{out} \le 20 \mu A$ | 4.5<br>5.5 | 2.0<br>2.0 | 2.0<br>2.0 | 2.0<br>2.0 | V | | V <sub>IL</sub> | Maximum Low-Level Input Voltage | $V_{out}$ = 0.1 V or $V_{CC}$ – 0.1 V $ I_{out} \le 20 \mu A$ | 4.5<br>5.5 | 0.8<br>0.8 | 0.8<br>0.8 | 0.8<br>0.8 | V | | V <sub>OH</sub> | Minimum High-Level Output<br>Voltage | $\begin{aligned} V_{in} &= V_{IH} \text{ or } V_{IL} \\ I_{out} &\leq 20 \mu\text{A} \end{aligned}$ | 4.5<br>5.5 | 4.4<br>5.4 | 4.4<br>5.4 | 4.4<br>5.4 | V | | | | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 6.0 \text{ mA}$ | 4.5 | 3.98 | 3.84 | 3.7 | | | V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage | $\begin{aligned} V_{in} &= V_{IH} \text{ or } V_{IL} \\ I_{out} &\leq 20 \mu\text{A} \end{aligned}$ | 4.5<br>5.5 | 0.1<br>0.1 | 0.1<br>0.1 | 0.1<br>0.1 | V | | | | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 6.0 \text{ mA}$ | 4.5 | 0.26 | 0.33 | 0.4 | | | l <sub>in</sub> | Maximum Input Leakage<br>Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 5.5 | ±0.1 | ±1.0 | ±1.0 | μΑ | | I <sub>OZ</sub> | Maximum Three-State<br>Leakage Current | Output in High-Impedance State $V_{in} = V_{IL}$ or $V_{IH}$ $V_{out} = V_{CC}$ or GND | 5.5 | ±0.5 | ±5.0 | ±10 | μΑ | | I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$ | 5.5 | 4.0 | 40 | 160 | μΑ | | $\Delta I_{CC}$ | Additional Quiescent Supply<br>Current | V <sub>in</sub> = 2.4 V, Any One Input<br>V <sub>in</sub> = V <sub>CC</sub> or GND, Other Inputs | 5.5 | ≥ <b>–55</b> °C | 25°C to 125°C | mA | |-----------------|----------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----------------|---------------|----| | | Carron | $I_{\text{out}} = 0 \mu\text{A}$ | | 2.9 | 2.4 | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 4. Total Supply Current = $I_{CC} + \Sigma \Delta I_{CC}$ . ## AC ELECTRICAL CHARACTERISTICS (MC74HCT373A) | | | Gu | Guaranteed Limit | | | |----------------------------------------|-----------------------------------------------|----------------|------------------|---------|------| | Symbol | Parameter | –55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Input D to Q | 28 | 35 | 42 | ns | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Latch Enable to Q | 32 | 40 | 48 | ns | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Output Enable to Q | 30 | 38 | 45 | ns | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Output Enable to Q | 35 | 44 | 53 | ns | | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output | 12 | 15 | 18 | ns | | C <sub>in</sub> | Maximum Input Capacitance | 10 | 10 | 10 | pF | | C <sub>out</sub> | Maximum Three-State Output Capacitance | 15 | 15 | 15 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |-----------------|--------------------------------------------|-----------------------------------------|----| | C <sub>PD</sub> | Power Dissipation Capacitance (Per Latch)* | 65 | pF | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. \*Used to determine the no–load dynamic power consumption: $P_D = C_{PD} \ V_{CC}^2 f + I_{CC} \ V_{CC}$ . ## TIMING REQUIREMENTS (MC74HCT373A) | | | Guaranteed Limit | | | | |---------------------------------|---------------------------------------------|------------------|----------------|---------|------| | Symbol | Parameter | –55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | t <sub>su</sub> | Minimum Setup Time, Input D to Latch Enable | 10 | 13 | 15 | ns | | t <sub>h</sub> | Minimum Hold Time, Latch Enable to Input D | 10 | 13 | 15 | ns | | t <sub>w</sub> | Minimum Pulse Width, Latch Er | 12 | 15 | 18 | ns | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times | 500 | 500 | 500 | ns | ## **SWITCHING WAVEFORMS** | Test | Switch Position | C <sub>L</sub> | R <sub>L</sub> | |-------------------------------------|-----------------|----------------|----------------| | t <sub>PLH</sub> / t <sub>PHL</sub> | Open | 50 pF | 1 kΩ | | t <sub>PLZ</sub> / t <sub>PZL</sub> | V <sub>CC</sub> | | | | t <sub>PHZ</sub> / t <sub>PZH</sub> | GND | | | \*C<sub>L</sub> Includes probe and jig capacitance Figure 2. Test Circuit | Device | V <sub>IN</sub> , V | V <sub>m</sub> , V | |-------------|---------------------|-----------------------| | MC74HC373A | V <sub>CC</sub> | 50% x V <sub>CC</sub> | | MC74HCT373A | 3 V | 1.3 V | Figure 3. Switching Waveforms Figure 4. Expanded Logic Diagram ## **ORDERING INFORMATION** | Device | Marking | Package | Shipping <sup>†</sup> | |---------------------|-------------|--------------|-----------------------| | MC74HC373ADWG | HC373A | SOIC-20 Wide | 38 Units / Rail | | MC74HC373ADWR2G | HC373A | SOIC-20 Wide | 1000 / Tape & Reel | | MC74HC373ADWR2G-Q* | HC373A | SOIC-20 Wide | 1000 / Tape & Reel | | MC74HC373ADTG | HC<br>373A | TSSOP-20 | 75 Units / Rail | | MC74HC373ADTR2G | HC<br>373A | TSSOP-20 | 2500 / Tape & Reel | | MC74HCT373ADWG | HCT373A | SOIC-20 Wide | 38 Units / Rail | | MC74HCT373ADWR2G | HCT373A | SOIC-20 Wide | 1000 / Tape & Reel | | MC74HCT373ADWR2G-Q* | HCT373A | SOIC-20 Wide | 1000 / Tape & Reel | | MC74HCT373ADTR2G | HCT<br>373A | TSSOP-20 | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*-</sup>Q Suffix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. SOIC-20 WB CASE 751D-05 **ISSUE H** **DATE 22 APR 2015** - DIMENSIONS ARE IN MILLIMETERS. INTERPRET DIMENSIONS AND TOLERANCES. - PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD - PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. - DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL | | MILLIMETERS | | | | |-----|-------------|-------|--|--| | DIM | MIN | MAX | | | | Α | 2.35 | 2.65 | | | | A1 | 0.10 | 0.25 | | | | b | 0.35 | 0.49 | | | | С | 0.23 | 0.32 | | | | D | 12.65 | 12.95 | | | | E | 7.40 | 7.60 | | | | е | 1.27 BSC | | | | | Н | 10.05 | 10.55 | | | | h | 0.25 | 0.75 | | | | L | 0.50 | 0.90 | | | | A | 0 ° | 7 ° | | | **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location WL = Wafer Lot ΥY = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. ### **RECOMMENDED SOLDERING FOOTPRINT\*** DIMENSIONS: MILLIMETERS | DOCUMENT NUMBER: | 98ASB42343B | Electronic versions are uncontrolled except when accessed directly from the Document Reposite Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-20 WB | | PAGE 1 OF 1 | | onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. **DATE 17 FEB 2016** **DETAIL E** ## NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE - INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE - DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 6.40 | 6.60 | 0.252 | 0.260 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 BSC | | 0.026 BSC | | | Н | 0.27 | 0.37 | 0.011 | 0.015 | | 7 | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 BSC | | 0.252 BSC | | | M | 0° | 8° | 0° | 8° | #### **RECOMMENDED SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### **GENERIC MARKING DIAGRAM\*** = Assembly Location = Wafer Lot = Year = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASH70169A | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | TSSOP-20 WB | | PAGE 1 OF 1 | | onsemi and ONSEMi, are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales