

# **Dual D-Type Flip-Flop** with Set and Clear

With 5.0 V-Tolerant Inputs

## MC74LVX74

The MC74LVX74 is an advanced high speed CMOS D-type flip-flop. The inputs tolerate voltages up to 6.5 V, allowing the interface of 5.0 V systems to 3.0 V systems.

The signal level applied to the D input is transferred to O output during the positive going transition of the Clock pulse.

Clear  $(\overline{CD})$  and Set  $(\overline{SD})$  are independent of the Clock (CP) and are accomplished by setting the appropriate input Low.

#### **Features**

- High Speed:  $f_{max} = 145 \text{ MHz}$  (Typ) at  $V_{CC} = 3.3 \text{ V}$
- Low Power Dissipation:  $I_{CC} = 2 \mu A$  (Max) at  $T_A = 25^{\circ}C$
- Power Down Protection Provided on Inputs
- Balanced Propagation Delays
- Low Noise:  $V_{OLP} = 0.5 \text{ V (Max)}$
- Pin and Function Compatible with Other Standard Logic Families
- Latchup Performance Exceeds 300 mA
- ESD Performance:

Human Body Model > 2000 V

• These Devices are Pb-Free and are RoHS Compliant





Figure 1. Logic Diagram



SOIC-14 NB D SUFFIX CASE 751A



TSSOP-14 DT SUFFIX CASE 948G

#### **PIN ASSIGNMENT**



14-Lead (Top View)

#### **MARKING DIAGRAMS**





SOIC-14 NB

XXX = Specific Device Code
A = Assembly Location

WL, L = Wafer Lot
Y = Year
W, WW = Work Week
G or = Pb-Free Package

(Note: Microdot may be in either location)

## **PIN NAMES**

| Pins                           | Function                                                 |
|--------------------------------|----------------------------------------------------------|
| CP1, CP2<br>D1, D2<br>CD1, CD2 | Clock Pulse Inputs<br>Data Inputs<br>Direct Clear Inputs |
| SD1, SD2<br>On, On             | Direct Set Inputs Outputs                                |

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.

|        | INP    | UTS    |        | OUTF   | PUTS   |                                        |
|--------|--------|--------|--------|--------|--------|----------------------------------------|
| SDn    | CDn    | CPn    | Dn     | On     | On     | OPERATING MODE                         |
| L<br>H | H<br>L | X<br>X | X<br>X | H<br>L | L<br>H | Asynchronous Set<br>Asynchronous Clear |
| L      | L      | Х      | Х      | Н      | Н      | Undetermined                           |
| H<br>H | H<br>H | ↑<br>↑ | h<br>I | H<br>L | L<br>H | Load and Read Register                 |
| Н      | Н      | 1      | Х      | NC     | NC     | Hold                                   |

H = High Voltage Level; h = High Voltage Level One Setup Time Prior to the Low-to-High Clock Transition; L = Low Voltage Level; l = Low Voltage Level One Setup Time Prior to the Low-to-High Clock Transition; NC = No Change; X = High or Low Voltage Level or Transitions are Acceptable; ↑ = Low-to-High Transition; ↑ = Not a Low-to-High Transition; For I<sub>CC</sub> Reasons DO NOT FLOAT Inputs

#### **MAXIMUM RATINGS**

| Symbol           | Parameter                                       | Value                        | Unit |
|------------------|-------------------------------------------------|------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage                               | -0.5 to +6.5                 | V    |
| V <sub>in</sub>  | DC Input Voltage                                | -0.5 to +6.5                 | V    |
| V <sub>out</sub> | DC Output Voltage                               | –0.5 to V <sub>CC</sub> +0.5 | V    |
| I <sub>IK</sub>  | Input Diode Current                             | -20                          | mA   |
| lok              | Output Diode Current                            | ±20                          | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                      | ±25                          | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins | ±50                          | mA   |
| P <sub>D</sub>   | Power Dissipation SOIC TSSOP                    | 1077<br>833                  | mW   |
| T <sub>stg</sub> | Storage Temperature                             | −65 to +150                  | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol           | Parameter                                |     | Max             | Unit |
|------------------|------------------------------------------|-----|-----------------|------|
| V <sub>CC</sub>  | DC Supply Voltage                        | 2.0 | 3.6             | V    |
| V <sub>in</sub>  | DC Input Voltage                         | 0   | 5.5             | V    |
| V <sub>out</sub> | DC Output Voltage                        | 0   | V <sub>CC</sub> | V    |
| T <sub>A</sub>   | Operating Temperature, All Package Types | -40 | +85             | °C   |
| Δt/ΔV            | Input Rise and Fall Time                 | 0   | 100             | ns/V |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### DC ELECTRICAL CHARACTERISTICS

|                 |                                                                                      |                                                                           | v <sub>cc</sub>   | T <sub>A</sub> = 25°C |            |                    | T <sub>A</sub> = - 40 to 85°C |                    |      |
|-----------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------|-----------------------|------------|--------------------|-------------------------------|--------------------|------|
| Symbol          | Parameter                                                                            | Test Conditions                                                           | VCC               | Min                   | Тур        | Max                | Min                           | Max                | Unit |
| V <sub>IH</sub> | High-Level Input Voltage                                                             |                                                                           | 2.0<br>3.0<br>3.6 | 1.5<br>2.0<br>2.4     |            |                    | 1.5<br>2.0<br>2.4             |                    | V    |
| V <sub>IL</sub> | Low-Level Input Voltage                                                              |                                                                           | 2.0<br>3.0<br>3.6 |                       |            | 0.5<br>0.8<br>0.8  |                               | 0.5<br>0.8<br>0.8  | V    |
| V <sub>OH</sub> | High-Level Output Voltage<br>(V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub> ) | $I_{OH} = -50\mu A$ $I_{OH} = -50\mu A$ $I_{OH} = -4mA$                   | 2.0<br>3.0<br>3.0 | 1.9<br>2.9<br>2.58    | 2.0<br>3.0 |                    | 1.9<br>2.9<br>2.48            |                    | V    |
| V <sub>OL</sub> | Low-Level Output Voltage<br>(V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub> )  | I <sub>OL</sub> = 50μA<br>I <sub>OL</sub> = 50μA<br>I <sub>OL</sub> = 4mA | 2.0<br>3.0<br>3.0 |                       | 0.0<br>0.0 | 0.1<br>0.1<br>0.36 |                               | 0.1<br>0.1<br>0.44 | V    |
| l <sub>in</sub> | Input Leakage Current                                                                | V <sub>in</sub> = 5.5V or GND                                             | 3.6               |                       |            | ±0.1               |                               | ±1.0               | μΑ   |
| Icc             | Quiescent Supply Current                                                             | V <sub>in</sub> = V <sub>CC</sub> or GND                                  | 3.6               |                       |            | 2.0                |                               | 20.0               | μΑ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ns}$ )

|                                        |                                             |                                                       |                                                | T <sub>A</sub> = 25°C |             | T <sub>A</sub> = −40 to 85°C |            |              |      |
|----------------------------------------|---------------------------------------------|-------------------------------------------------------|------------------------------------------------|-----------------------|-------------|------------------------------|------------|--------------|------|
| Symbol                                 | Parameter                                   | Test Conditions                                       |                                                | Min                   | Тур         | Max                          | Min        | Max          | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay<br>CP to O or O           | V <sub>CC</sub> = 2.7V                                | $C_L = 15pF$<br>$C_L = 50pF$                   |                       | 7.3<br>9.8  | 15.0<br>18.5                 | 1.0<br>1.0 | 18.5<br>22.0 | ns   |
|                                        |                                             | $V_{CC} = 3.3 \pm 0.3 V$                              | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |                       | 5.7<br>8.2  | 9.7<br>13.2                  | 1.0<br>1.0 | 11.5<br>15.0 |      |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay<br>SD or CD to O or O     | V <sub>CC</sub> = 2.7V                                | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |                       | 8.4<br>10.9 | 15.6<br>19.1                 | 1.0<br>1.0 | 18.5<br>22.0 | ns   |
|                                        |                                             | $V_{CC} = 3.3 \pm 0.3 V$                              | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |                       | 6.6<br>9.1  | 10.1<br>13.6                 | 1.0<br>1.0 | 12.0<br>15.5 |      |
| f <sub>max</sub>                       | Maximum Clock Frequency<br>(50% Duty Cycle) | V <sub>CC</sub> = 2.7V                                | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF | 55<br>45              | 135<br>60   |                              | 50<br>40   |              | MHz  |
|                                        |                                             | $V_{CC} = 3.3 \pm 0.3 V$                              | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF | 95<br>60              | 145<br>85   |                              | 80<br>50   |              |      |
| t <sub>OSHL</sub><br>t <sub>OSLH</sub> | Output-to-Output Skew<br>(Note 1)           | V <sub>CC</sub> = 2.7V<br>V <sub>CC</sub> = 3.3 ±0.3V | C <sub>L</sub> = 50pF<br>C <sub>L</sub> = 50pF |                       |             | 1.5<br>1.5                   |            | 1.5<br>1.5   | ns   |

Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device.
 The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>); parameter guaranteed by design.

## **TIMING REQUIREMENTS** (Input $t_r = t_f = 3.0 \text{ns}$ )

|                  |                                       | v <sub>cc</sub>   | Guarantee             |                              |      |
|------------------|---------------------------------------|-------------------|-----------------------|------------------------------|------|
| Symbol           | Parameter                             | v                 | T <sub>A</sub> = 25°C | T <sub>A</sub> = -40 to 85°C | Unit |
| t <sub>w</sub>   | Minimum Pulse Width, CP               | 2.7V<br>3.3V ±0.3 | 8.5<br>6.0            | 10.0<br>7.0                  | ns   |
| t <sub>w</sub>   | Minimum Pulse Width, CD or SD         | 2.7V<br>3.3V ±0.3 | 8.5<br>6.0            | 10.0<br>7.0                  | ns   |
| t <sub>su</sub>  | Minimum Setup Time, D to CP           | 2.7V<br>3.3V ±0.3 | 8.0<br>5.5            | 9.5<br>6.5                   | ns   |
| t <sub>h</sub>   | Minimum Hold Time, D to CP            | 2.7V<br>3.3V ±0.3 | 0.5<br>0.5            | 0.5<br>0.5                   | ns   |
| t <sub>rec</sub> | Minimum Recovery Time, SD or CD to CP | 2.7V<br>3.3V ±0.3 | 6.5<br>5.0            | 7.5<br>5.0                   | ns   |

## **CAPACITIVE CHARACTERISTICS**

|                 |                                        | $T_A = 25^{\circ}C$ $T_A = -40 \text{ to } 85^{\circ}$ |     | to 85°C |     |     |      |
|-----------------|----------------------------------------|--------------------------------------------------------|-----|---------|-----|-----|------|
| Symbol          | Parameter                              | Min                                                    | Тур | Max     | Min | Max | Unit |
| Cin             | Input Capacitance                      |                                                        | 4   | 10      |     | 10  | pF   |
| C <sub>PD</sub> | Power Dissipation Capacitance (Note 2) |                                                        | 25  |         |     |     | pF   |

<sup>2.</sup>  $C_{PD}$  is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation:  $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC}/2$  (per flip-flop).  $C_{PD}$  is used to determine the no–load dynamic power consumption;  $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ .

## $\textbf{NOISE CHARACTERISTICS} \text{ (Input } t_r = t_f = 3.0 \text{ns, } C_L = 50 \text{pF, } V_{CC} = 3.3 \text{V, Measured in SOIC Package)}$

|                  |                                              |      | T <sub>A</sub> = 25°C |      |  |
|------------------|----------------------------------------------|------|-----------------------|------|--|
| Symbol           | Characteristic                               | Тур  | Max                   | Unit |  |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.3  | 0.5                   | V    |  |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.3 | -0.5                  | V    |  |
| V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage     |      | 2.0                   | V    |  |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage      |      | 8.0                   | V    |  |

## **SWITCHING WAVEFORMS**

 $\nu_{\text{CC}}$ 

 $V_{\text{CC}}$ 

GND



Figure 2. Figure 3.



Figure 4.

## **TEST CIRCUIT**



\*Includes all probe and jig capacitance

Figure 5.

## **ORDERING INFORMATION**

| Device         | Marking   | Package  | Shipping <sup>†</sup> |
|----------------|-----------|----------|-----------------------|
| MC74LVX74DR2G  | LVX74     | SOIC-14  | 2500 Tape & Reel      |
| MC74LVX74DTR2G | LVX<br>74 | TSSOP-14 | 2500 Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

NOTES:
1. DIMENSIONING AND TOLERANCING PER

5. MAXIMUM MOLD PROTRUSION 0.15 PER

**MILLIMETERS** 

MIN MAX

1.27 BSC

0.19

0.25

0.40

SIDE

Α

A1 0.10

АЗ

**b** 0.35

D 8.55 E 3.80

e H h

ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT MAXIMUM MATERIAL CONDITION.
4. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.





SOIC-14 NB CASE 751A-03 ISSUE L

**DATE 03 FEB 2016** 









## GENERIC MARKING DIAGRAM\*

INCHES

MIN MAX

0.050 BSC

0.068

0.019

0.054

0.25 | 0.004 | 0.010

0.25 0.008 0.010

0.50 0.010 0.019

1.25 0.016 0.049

0.49 0.014

8.55 8.75 0.337 0.344 3.80 4.00 0.150 0.157



XXXXX = Specific Device Code A = Assembly Location

WL = Wafer Lot
 Y = Year
 WW = Work Week
 G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

## 

\*For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

DIMENSIONS: MILLIMETERS

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repositive Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                 | PAGE 1 OF 2 |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

## SOIC-14 CASE 751A-03 ISSUE L

## DATE 03 FEB 2016

| STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED                                                                                                                                         | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE                                                                | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 6. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                     | PAGE 2 OF 2 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.



**DATE 17 FEB 2016** 

- NOTES.

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD
- FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE
- INTERLEAD FLASH OR PROTRUSION.
  INTERLEAD FLASH OR PROTRUSION SHALL
- INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.

  DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.

  TERMINAL NUMBERS ARE SHOWN FOR DEEEDENIC OMITY.
- REFERENCE ONLY.
  DIMENSION A AND B ARE TO BE
- DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.90        | 5.10 | 0.193     | 0.200 |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |
| С   |             | 1.20 |           | 0.047 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |
| G   | 0.65 BSC    |      | 0.026 BSC |       |
| Н   | 0.50        | 0.60 | 0.020     | 0.024 |
| J   | 0.09        | 0.20 | 0.004     | 0.008 |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |
| L   | 6.40 BSC    |      | 0.252 BSC |       |
| М   | o°          | 8 °  | 0 °       | 8 °   |

#### **GENERIC MARKING DIAGRAM\***



= Assembly Location

= Wafer Lot Υ = Year

W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| 0.10 (0.004) -T- SEATING PLANE | H DETAIL E    |
|--------------------------------|---------------|
| SOLDERING                      | FOOTPRINT     |
| 7. 1<br>1<br>1<br>14X<br>0.36  | 0.65<br>PITCH |

| DOCUMENT NUMBER: | 98ASH70246A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TSSOP-14 WB |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

**DIMENSIONS: MILLIMETERS** 

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

1.26

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales