

Technical documentation



Support & training

SN54AHC74, SN74AHC74 SCLS255N - DECEMBER 1995 - REVISED FEBRUARY 2024

## SNx4AHC74 Dual Positive-Edge-Triggered D-Type Flip-Flops With Clear and Preset

### 1 Features

Texas

INSTRUMENTS

- Operating range 2V to 5.5V V<sub>CC</sub>
- Latch-up performance exceeds 250mA per JESD 17
- ESD protection exceeds JESD 22
  - 2000V Human-Body Model (A114-A)
  - 200V Machine Model (A115-A)
  - 1000V Charged-Device Model (C101)

### 2 Applications

- Convert a momentary switch to a toggle switch ٠
- Hold a signal during controller reset
- Input slow edge-rate signals
- Operate in noisy environments
- Divide a clock signal by two •

### **3 Description**

The SNx4AHC74 dual positive-edge-triggered devices are D-type flip-flops.

A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.

**Device Information** 

| PART NUMBER | RATING     | PACKAGE <sup>(1)</sup> |
|-------------|------------|------------------------|
|             |            | FK (LCCC, 20)          |
| SN54AHC74   | Military   | J (CDIP, 14)           |
|             |            | W (CFP, 14)            |
|             |            | D (SOIC, 14)           |
|             |            | DB (SSOP, 14)          |
|             |            | DGV (TVSOP, 14)        |
| 0.174.01074 | O          | N (PDIP, 14)           |
| SN74AHC74   | Commercial | NS (SO, 14)            |
|             |            | PW (TSSOP, 14)         |
|             |            | RGY (VQFN, 14)         |
|             |            | BQA (WQFN, 14)         |

(1) For more information, see Section 11.



Logic Diagram (Positive Logic)





## **Table of Contents**

| 1 Features1                                                      |     |
|------------------------------------------------------------------|-----|
| 2 Applications1                                                  |     |
| 3 Description1                                                   |     |
| 4 Pin Configuration and Functions                                | 5   |
| 5 Specifications                                                 | ;   |
| 5.1 Absolute Maximum Ratings5                                    | ;   |
| 5.2 ESD Ratings5                                                 | ;   |
| 5.3 Recommended Operating Conditions5                            | 5   |
| 5.4 Thermal Information — SN74AHC746                             |     |
| 5.5 Electrical Characteristics6                                  | ;   |
| 5.6 Timing Requirements — $V_{CC}$ = 3.3 V ± 0.3 V6              | ;   |
| 5.7 Timing Requirements — $V_{CC}$ = 5 V ± 0.5 V6                | ;   |
| 5.8 Switching Characteristics — V <sub>CC</sub> = 3.3 V ± 0.5 V7 |     |
| 5.9 Switching Characteristics — V <sub>CC</sub> = 5 V ± 0.5 V7   | ' - |
| 5.10 Noise Characteristics7                                      |     |
| 5.11 Operating Characteristics8                                  | 5   |
| 6 Parameter Measurement Information9                             | )   |
| 7 Detailed Description10                                         | )   |

| 7.1 Overview                                        | 10 |
|-----------------------------------------------------|----|
| 7.2 Functional Block Diagram                        | 10 |
| 7.3 Device Functional Modes                         | 10 |
| 8 Application and Implementation                    |    |
| 8.1 Application Information                         | 11 |
| 8.2 Typical Application                             |    |
| 8.3 Power Supply Recommendations                    |    |
| 8.4 Layout.                                         |    |
| 9 Device and Documentation Support                  |    |
| 9.1 Documentation Support                           | 15 |
| 9.2 Receiving Notification of Documentation Updates |    |
| 9.3 Support Resources                               | 15 |
| 9.4 Trademarks                                      |    |
| 9.5 Electrostatic Discharge Caution                 | 15 |
| 9.6 Glossary                                        | 15 |
| 10 Revision History                                 |    |
| 11 Mechanical, Packaging, and Orderable             |    |
| Information                                         | 15 |
|                                                     |    |



### **4 Pin Configuration and Functions**



Figure 4-1. SN54AHC74 J or W Package, 14-Pin CDIP or CFP (Top View)

| 1 <u>CLR</u> | 1 | Ο | 14 | ] v <sub>cc</sub> |
|--------------|---|---|----|-------------------|
| 1D [         |   |   |    | 2CLR              |
| 1CLK         |   |   |    | ] 2D              |
| 1PRE         | 4 |   | 11 |                   |
| 1Q [         | 5 |   | 10 | 2PRE              |
| 1 <u>Q</u> [ | 6 |   | 9  | ] 2Q              |
| GND [        | 7 |   | 8  | ] 2 <u>Q</u>      |
|              |   |   |    |                   |

Figure 4-2. SN74AHC74 D, DB, DGV, N, NS, or PW Package, 14-Pin SOIC, SSOP, TVSOP, PDIP, SO, or TSSOP (Top View)



Figure 4-3. SN74AHC74 RGY or BQA Package, 14-Pin VQFN or WQFN With Exposed Thermal Pad (Top View)



NC – No internal connection

NC - No internal connection

#### Figure 4-4. SN54AHC74 FK Package, 20-Pin LCCC (Top View)



#### Table 4-1. Pin Functions

|                 |                | PIN                                               |               |                        |                     |                                            |
|-----------------|----------------|---------------------------------------------------|---------------|------------------------|---------------------|--------------------------------------------|
| NAME            | CDIP or<br>CFP | SOIC,<br>SSOP,<br>TVSOP,<br>PDIP, SO, or<br>TSSOP | VQFN,<br>WQFN | LCCC                   | TYPE <sup>(1)</sup> | DESCRIPTION                                |
| 1CLK            | 3              | 3                                                 | 3             | 4                      | I                   | Clock for channel 1, rising edge triggered |
| 1 CLR           | 1              | 1                                                 | 1             | 2                      | I                   | Clear for channel 1, active low            |
| 1D              | 2              | 2                                                 | 2             | 3                      | I                   | Data for channel 1                         |
| 1 PRE           | 4              | 4                                                 | 4             | 6                      | I                   | Preset for channel 1, active low           |
| 1Q              | 5              | 5                                                 | 5             | 8                      | 0                   | Output for channel 1                       |
| 1 Q             | 6              | 6                                                 | 6             | 9                      | 0                   | Inverted output for channel 1              |
| 2CLK            | 11             | 11                                                | 11            | 16                     | I                   | Clock for channel 2, rising edge triggered |
| 2 CLR           | 13             | 13                                                | 13            | 19                     | I                   | Clear for channel 2, active low            |
| 2D              | 12             | 12                                                | 12            | 18                     | I                   | Data for channel 2                         |
| 2 PRE           | 10             | 10                                                | 10            | 14                     | I                   | Preset for channel 2, active low           |
| 2Q              | 9              | 9                                                 | 9             | 13                     | 0                   | Output for channel 2                       |
| 2 Q             | 8              | 8                                                 | 8             | 12                     | 0                   | Inverted output for channel 2              |
| GND             | 7              | 7                                                 | 7             | 10                     | —                   | Ground                                     |
| NC              | _              | —                                                 | _             | 1, 5, 7, 11,<br>15, 17 | _                   | No internal connection                     |
| V <sub>CC</sub> | 14             | 14                                                | 14            | 20                     |                     | Positive supply                            |
| Thermal F       | Pad            |                                                   |               |                        | —                   | Thermal Pad                                |

(1) I = input, O = output



### **5** Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                   |                                                   |                                          | MIN                   | MAX | UNIT |
|-----------------------------------|---------------------------------------------------|------------------------------------------|-----------------------|-----|------|
| V <sub>cc</sub>                   | Supply voltage                                    |                                          | -0.5                  | 7   | V    |
| V <sub>I</sub> ( <sup>(2)</sup> ) | Input voltage                                     |                                          | -0.5                  | 7   | V    |
| V <sub>O</sub> <sup>(2)</sup>     | Output voltage                                    | -0.5                                     | V <sub>CC</sub> + 0.5 | V   |      |
| I <sub>IK</sub>                   | Input clamp current                               | (V <sub>1</sub> < 0)                     | -20                   |     | mA   |
| I <sub>OK</sub>                   | Output clamp current                              | $(V_{O} < 0 \text{ or } V_{O} > V_{CC})$ | -20                   | 20  | mA   |
| I <sub>O</sub>                    | Continuous output current                         | $(V_{O} = 0 \text{ to } V_{CC})$         | -25                   | 25  | mA   |
|                                   | Continuous current through V <sub>CC</sub> or GND | -50                                      | 50                    | mA  |      |
| T <sub>stg</sub>                  | Storage temperature                               |                                          | -65                   | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### 5.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                    |                                 | SN54AHC | 74              | SN74AHC7 | 4    | UNIT |
|-----------------|------------------------------------|---------------------------------|---------|-----------------|----------|------|------|
|                 |                                    |                                 | MIN     | MAX             | MIN      | MAX  | UNIT |
| V <sub>CC</sub> | Supply voltage                     |                                 | 2       | 5.5             | 2        | 5.5  | V    |
|                 |                                    | V <sub>CC</sub> = 2 V           | 1.5     |                 | 1.5      |      |      |
| VIH             | High-level input voltage           | V <sub>CC</sub> = 3 V           | 2.1     |                 | 2.1      |      | V    |
|                 |                                    | V <sub>CC</sub> = 5.5 V         | 3.85    |                 | 3.85     |      |      |
|                 |                                    | V <sub>CC</sub> = 2 V           |         | 0.5             |          | 0.5  |      |
| VIL             | Low-level input voltage            | V <sub>CC</sub> = 3 V           |         | 0.9             |          | 0.9  | V    |
|                 |                                    | V <sub>CC</sub> = 5.5 V         |         | 1.65            |          | 1.65 |      |
| VI              | Input voltage                      | 1                               | 0       | 5.5             | 0        | 5.5  | V    |
| Vo              | Output voltage                     |                                 | 0       | V <sub>CC</sub> | 0        | Vcc  | V    |
|                 |                                    | V <sub>CC</sub> = 2 V           |         | -50             |          | -50  | μA   |
| I <sub>OH</sub> | High-level output current          | V <sub>CC</sub> = 3.3 V ± 0.3 V |         | -4              |          | -4   | mA   |
|                 |                                    | V <sub>CC</sub> = 5 V ± 0.5 V   |         | -8              |          | -8   | mA   |
|                 |                                    | V <sub>CC</sub> = 2 V           |         | 50              |          | 50   | μA   |
| I <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 3.3 V ± 0.3 V |         | 4               |          | 4    |      |
|                 |                                    | V <sub>CC</sub> = 5 V ± 0.5 V   |         | 8               |          | 8    | mA   |
| Δt/Δv           | Innut transition rise or fell rate | V <sub>CC</sub> = 3.3 V ± 0.3 V |         | 100             |          | 100  | ns/V |
| ΔΨΔν            | Input transition rise or fall rate | V <sub>CC</sub> = 5 V ± 0.5 V   |         | 20              |          | 20   | ns/V |
| T <sub>A</sub>  | Operating free-air temperature     |                                 | -55     | 125             | -40      | 125  | °C   |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See Implications of Slow or Floating CMOS Inputs, SCBA004.

Copyright © 2024 Texas Instruments Incorporated

### 5.4 Thermal Information — SN74AHC74

|                               |                                        | SNx4AHC74                                        |            |            |          |         |            |            |            |      |  |
|-------------------------------|----------------------------------------|--------------------------------------------------|------------|------------|----------|---------|------------|------------|------------|------|--|
| THERMAL METRIC <sup>(1)</sup> |                                        | THERMAL METRIC <sup>(1)</sup> D DB (SOIC) (SSOP) |            |            | N (PDIP) | NS (SO) | PW (TSSOP) | RGY (VQFN) | BQA (WQFN) | UNIT |  |
|                               |                                        | 14<br>PINS                                       | 14<br>PINS | 14<br>PINS | 14 PINS  | 14 PINS | 14 PINS    | 14 PINS    | 14 PINS    |      |  |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance | 124.5                                            | 96         | 127        | 80       | 76      | 147.7      | 87.1       | 88.3       | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### **5.5 Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                                       | V <sub>CC</sub> T <sub>A</sub> = 25°C |      |     | -55°C to<br>+125°C<br>SN54AHC74 |      | –40°C to +85°C<br>SN74AHC74 |      | -40°C to<br>+125°C<br>SN74AHC74 |      | UNIT |    |
|-----------------|-------------------------------------------------------|---------------------------------------|------|-----|---------------------------------|------|-----------------------------|------|---------------------------------|------|------|----|
|                 |                                                       |                                       | MIN  | TYP | MAX                             | MIN  | MAX                         | MIN  | MAX                             | MIN  | MAX  |    |
|                 |                                                       | 2 V                                   | 1.9  | 2   |                                 | 1.9  |                             | 1.9  |                                 | 1.9  |      |    |
| V <sub>OH</sub> | I <sub>OH</sub> = –50 μA                              | 3 V                                   | 2.9  | 3   |                                 | 2.9  |                             | 2.9  |                                 | 2.9  |      |    |
|                 |                                                       | 4.5 V                                 | 4.4  | 4.5 |                                 | 4.4  |                             | 4.4  |                                 | 4.4  |      | V  |
|                 | I <sub>OH</sub> = -4 mA                               | 3 V                                   | 2.58 |     |                                 | 2.48 |                             | 2.48 |                                 | 2.48 |      |    |
|                 | I <sub>OH</sub> =8 mA                                 | 4.5 V                                 | 3.94 |     |                                 | 3.8  |                             | 3.8  |                                 | 3.8  |      |    |
|                 | I <sub>OL</sub> = 50 μA                               | 2 V                                   |      |     | 0.1                             |      | 0.1                         |      | 0.1                             |      | 0.1  | V  |
|                 |                                                       | 3 V                                   |      |     | 0.1                             |      | 0.1                         |      | 0.1                             |      | 0.1  |    |
| V <sub>OL</sub> |                                                       | 4.5 V                                 |      |     | 0.1                             |      | 0.1                         |      | 0.1                             |      | 0.1  |    |
|                 | I <sub>OL</sub> = 4 mA                                | 3 V                                   |      |     | 0.36                            |      | 0.5                         |      | 0.44                            |      | 0.5  |    |
|                 | I <sub>OH</sub> = 8 mA                                | 4.5 V                                 |      |     | 0.36                            |      | 0.5                         |      | 0.44                            |      | 0.5  |    |
| l <sub>l</sub>  | V <sub>I</sub> = 5.5 V or GND                         | 0 V to 5.5 V                          |      |     | ±0.1                            |      | ±1 <sup>(1)</sup>           |      | ±1                              |      | ±1   | μA |
| I <sub>CC</sub> | $V_{I} = V_{CC} \text{ or } \qquad I_{O} = 0$<br>GND, | 5.5 V                                 |      |     | 2                               |      | 20                          |      | 20                              |      | 20   | μA |
| Ci              | V <sub>I</sub> = V <sub>CC</sub> or GND               | 5 V                                   |      | 2   | 10                              |      |                             |      | 10                              |      |      | pF |

(1) On products compliant to MIL-PRF-38535, this parameter is not production tested at  $V_{CC}$  = 0 V.

## 5.6 Timing Requirements — $V_{CC}$ = 3.3 V ± 0.3 V

over recommended operating free-air temperature range, (unless otherwise noted)

|                |                                        |                     | T <sub>A</sub> = 25°C SN54AHC74 |     |     | –40°C to<br>SN74AH |     | -40°C to +<br>SN74AH | UNIT |     |    |
|----------------|----------------------------------------|---------------------|---------------------------------|-----|-----|--------------------|-----|----------------------|------|-----|----|
|                |                                        |                     | MIN                             | MAX | MIN | MAX                | MIN | MAX                  | MIN  | MAX |    |
|                | t <sub>w</sub> Pulse duration          | PRE or CLR low      | 6                               |     | 7   |                    | 7   |                      | 7    |     | 20 |
| L <sub>W</sub> |                                        | CLK                 | 6                               |     | 7   |                    | 7   |                      | 7    |     | ns |
|                | t <sub>su</sub> Setup time before CLK↑ | Data                | 6                               |     | 7   |                    | 7   |                      | 7    |     |    |
| lsu            |                                        | PRE or CLR inactive | 5                               |     | 5   |                    | 5   |                      | 5    |     | ns |
| t <sub>h</sub> | Hold time, data after CLK↑             |                     | 0.5                             |     | 0.5 |                    | 0.5 |                      | 0.5  |     | ns |

### 5.7 Timing Requirements — $V_{CC}$ = 5 V ± 0.5 V

over recommended operating free-air temperature range, (unless otherwise noted)

|                               |                |     | T <sub>A</sub> = 25 | T <sub>A</sub> = 25°C |     | SN54AHC74 |     | –40°C to +85°C<br>SN74AHC74 |     | -40°C to +125°C<br>SN74AHC74 |     |
|-------------------------------|----------------|-----|---------------------|-----------------------|-----|-----------|-----|-----------------------------|-----|------------------------------|-----|
|                               |                |     | MIN                 | MAX                   | MIN | MAX       | MIN | MAX                         | MIN | MAX                          |     |
| t <sub>w</sub> Pulse duration | PRE or CLR low | 5   |                     | 5                     |     | 5         |     | 5                           |     | ns                           |     |
|                               |                | CLK | 5                   |                       | 5   |           | 5   |                             | 5   |                              | 115 |



over recommended operating free-air temperature range, (unless otherwise noted)

|                                        |                            |                     | T <sub>A</sub> = 28 | 5°C | SN54AF | IC74 | –40°C to<br>SN74AH |     | –40°C to +<br>SN74AH | -   | UNIT       |
|----------------------------------------|----------------------------|---------------------|---------------------|-----|--------|------|--------------------|-----|----------------------|-----|------------|
|                                        |                            |                     | MIN                 | MAX | MIN    | MAX  | MIN                | MAX | MIN                  | MAX |            |
| +                                      | Satur time before CLKA     | Data                | 5                   |     | 5      |      | 5                  |     | 5                    |     | <b>D</b> 0 |
| t <sub>su</sub> Setup time before CLK↑ |                            | PRE or CLR inactive | 3                   |     | 3      |      | 3                  |     | 3                    |     | ns         |
| t <sub>h</sub>                         | Hold time, data after CLK↑ | 0.5                 |                     | 0.5 |        | 0.5  |                    | 0.5 |                      | ns  |            |

## 5.8 Switching Characteristics — V<sub>CC</sub> = 3.3 V $\pm$ 0.5 V

over recommended operating free-air temperature range, (unless otherwise noted)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)      | LOAD<br>CAPACITANCE      | т                 | r <sub>A</sub> = 25°C | ;                     | SN54A             | HC74                  | -40°0<br>+85<br>SN74A | °C   | +125 | -40°C to<br>+125°C<br>SN74AHC74 |     |
|------------------|-----------------|---------------------|--------------------------|-------------------|-----------------------|-----------------------|-------------------|-----------------------|-----------------------|------|------|---------------------------------|-----|
|                  |                 |                     |                          | MIN               | TYP                   | MAX                   | MIN               | MAX                   | MIN                   | MAX  | MIN  | MAX                             |     |
| £                |                 |                     | C <sub>L</sub> = 15 pF   | 80 <sup>(1)</sup> | 125 <mark>(1)</mark>  |                       | 70 <sup>(1)</sup> |                       | 70                    |      | 70   |                                 | MHz |
| f <sub>max</sub> |                 |                     | C <sub>L</sub> = 50 pF   | 50                | 75                    |                       | 45                |                       | 45                    |      | 45   |                                 |     |
| t <sub>PLH</sub> | PRE or CLR      | Q or $\overline{Q}$ | C <sub>1</sub> = 15 pF   |                   | 7.6 <mark>(1)</mark>  | 12.3 <mark>(1)</mark> | 1 <sup>(1)</sup>  | 14.5 <mark>(1)</mark> | 1                     | 14.5 | 1    | 14.5                            | ns  |
| t <sub>PHL</sub> | FILE OF CER     |                     |                          |                   | 7.6                   | 12.3                  | 1 <sup>(1)</sup>  | 14.5 <mark>(1)</mark> | 1                     | 14.5 | 1    | 14.5                            | 115 |
| t <sub>PLH</sub> | CLK             | Q or $\overline{Q}$ | C <sub>L</sub> = 15 pF   |                   | 6.7                   | 11.9                  | 1 <sup>(1)</sup>  | 14 <mark>(1)</mark>   | 1                     | 14   | 1    | 14                              | ns  |
| t <sub>PHL</sub> | OLK             | QUIQ                | С <u></u> – 15 рі        |                   | 6.7                   | 11.9                  | 1 <sup>(1)</sup>  | 14 <mark>(1)</mark>   | 1                     | 14   | 1    | 14                              | 115 |
| t <sub>PLH</sub> | PRE or CLR      | Q or $\overline{Q}$ | C <sub>L</sub> = 50 pF   |                   | 10.1                  | 15.8                  | 1                 | 18                    | 1                     | 18   | 1    | 18                              | ns  |
| t <sub>PHL</sub> |                 |                     | 0_ = 30 pi               |                   | 10.1                  | 15.8                  | 1                 | 18                    | 1                     | 18   | 1    | 18                              | 115 |
| t <sub>PLH</sub> | CLK             | Q or $\overline{Q}$ | C <sub>L</sub> = 50 pF - |                   | 9.2                   | 15.4                  | 1                 | 17.5                  | 1                     | 17.5 | 1    | 17.5                            | ns  |
| t <sub>PHL</sub> |                 | Q OI Q              |                          |                   | 9.2                   | 15.4                  | 1                 | 17.5                  | 1                     | 17.5 | 1    | 17.5                            | 115 |

(1) On products compliant to MIL-PRF-38535, this parameter is not production tested.

### 5.9 Switching Characteristics — $V_{CC}$ = 5 V ± 0.5 V

over recommended operating free-air temperature range, (unless otherwise noted)

| PARAMETER        | FROM TO<br>(INPUT) (OUTPUT) |                     | LOAD<br>CAPACITANCE     | T <sub>A</sub> = 25°C |                      |                      | SN54AHC74            |                      | -40°C to<br>+85°C<br>SN74AHC74 |      | -40°C to<br>+125°C<br>SN74AHC74 |      | UNIT   |
|------------------|-----------------------------|---------------------|-------------------------|-----------------------|----------------------|----------------------|----------------------|----------------------|--------------------------------|------|---------------------------------|------|--------|
|                  |                             |                     |                         | MIN                   | TYP                  | MAX                  | MIN                  | MAX                  | MIN                            | MAX  | MIN                             | MAX  |        |
| f                |                             |                     | C <sub>L</sub> = 15 pF  | 130 <sup>(1)</sup>    | 170 <mark>(1)</mark> |                      | 110 <mark>(1)</mark> |                      | 110                            |      | 110                             |      | MHz    |
| f <sub>max</sub> |                             |                     | C <sub>L</sub> = 50 pF  | 90                    | 115                  |                      | 75                   |                      | 75                             |      | 75                              |      | INITIZ |
| t <sub>PLH</sub> | PRE or CLR                  | Q or $\overline{Q}$ | C <sub>1</sub> = 15 pF  |                       | 4.8 <sup>(1)</sup>   | 7.7 <mark>(1)</mark> | 1(1)                 | 9 <mark>(1)</mark>   | 1                              | 9    | 1                               | 9    | ns     |
| t <sub>PHL</sub> | FILE OF CER                 | Q or Q              | С <u></u> – 15 рі       |                       | 4.8 <sup>(1)</sup>   | 7.7 <mark>(1)</mark> | 1(1)                 | 9 <mark>(1)</mark>   | 1                              | 9    | 1                               | 9    | 115    |
| t <sub>PLH</sub> | CLK                         | Q or $\overline{Q}$ | C <sub>1</sub> = 15 pF  |                       | 4.6 <sup>(1)</sup>   | 7.3 <mark>(1)</mark> | 1(1)                 | 8.5 <mark>(1)</mark> | 1                              | 8.5  | 1                               | 8.5  | ns     |
| t <sub>PHL</sub> | OLK                         |                     | С <u></u> – 15 рі       |                       | 4.6 <sup>(1)</sup>   | 7.3 <mark>(1)</mark> | 1(1)                 | 8.5 <mark>(1)</mark> | 1                              | 8.5  | 1                               | 8.5  | 115    |
| t <sub>PLH</sub> | PRE or CLR                  | Q or $\overline{Q}$ | C <sub>1</sub> = 50 pF  |                       | 6.3                  | 9.7                  | 1                    | 11                   | 1                              | 11   | 1                               | 11   | ns     |
| t <sub>PHL</sub> | FILE OF CER                 |                     | CL = 30 pi              |                       | 6.3                  | 9.7                  | 1                    | 11                   | 1                              | 11   | 1                               | 11   | 115    |
| t <sub>PLH</sub> | CLK                         | Q or $\overline{Q}$ | $C_{1} = 50 \text{ pF}$ |                       | 6.1                  | 9.3                  | 1                    | 10.5                 | 1                              | 10.5 | 1                               | 10.5 | ns     |
| t <sub>PHL</sub> | OLK                         |                     | C <sub>L</sub> = 50 pF  |                       | 6.1                  | 9.3                  | 1                    | 10.5                 | 1                              | 10.5 | 1                               | 10.5 | 115    |

(1) On products compliant to MIL-PRF-38535, this parameter is not production tested.

### **5.10 Noise Characteristics**

 $V_{CC} = 5 V, C_{L} = 50 pF, T_{A} = 25^{\circ}C \text{ (see (1))}$ 

|                    | PARAMETER                                     | SN74A | SN74AHCT74 |      |  |
|--------------------|-----------------------------------------------|-------|------------|------|--|
|                    | FARAMETER                                     | MIN   | MAX        | UNIT |  |
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |       | 0.8        | V    |  |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |       | -0.8       | V    |  |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | 4.7   |            | V    |  |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 3.5   |            | V    |  |

Copyright © 2024 Texas Instruments Incorporated

SN54AHC74, SN74AHC74 SCLS255N – DECEMBER 1995 – REVISED FEBRUARY 2024



 $V_{CC} = 5 V, C_L = 50 pF, T_A = 25^{\circ}C \text{ (see (1))}$ 

|                    | PARAMETER                       | SN74A | HCT74 | UNIT |  |  |
|--------------------|---------------------------------|-------|-------|------|--|--|
|                    | PARAMETER                       |       |       |      |  |  |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage |       | 1.5   | V    |  |  |

(1) Characteristics are for surface-mount packages only.

### **5.11 Operating Characteristics**

 $V_{CC} = 5 V, T_A = 25^{\circ}C$ 

|                 | PARAMETER                     | TEST C   | CONDITIONS | TYP | UNIT |
|-----------------|-------------------------------|----------|------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load, | f = 1 MHz  | 32  | pF   |



### **6** Parameter Measurement Information



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3 ns.
- D. The outputs are measured one at a time with one input transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

#### Figure 6-1. Load Circuit And Voltage Waveforms



## 7 Detailed Description

### 7.1 Overview

The SNx4AHC74 dual positive-edge-triggered devices are D-type flip-flops.

A low level at the preset ( $\overrightarrow{PRE}$ ) or clear ( $\overrightarrow{CLR}$ ) inputs sets or resets the outputs, regardless of the levels of the other inputs. When  $\overrightarrow{PRE}$  and  $\overrightarrow{CLR}$  are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.

### 7.2 Functional Block Diagram





### 7.3 Device Functional Modes

Table 7-1 shows the function table for each input and output.

|     |     |          |   | ······           |                  |  |  |  |  |
|-----|-----|----------|---|------------------|------------------|--|--|--|--|
|     | INP | UTS      |   | OUTPUTS          |                  |  |  |  |  |
| PRE | CLR | CLK      | D | Q                | Q                |  |  |  |  |
| L   | Н   | Х        | Х | н                | L                |  |  |  |  |
| н   | L   | х        | х | L                | н                |  |  |  |  |
| L   | L   | х        | х | H <sup>(1)</sup> | H <sup>(1)</sup> |  |  |  |  |
| н   | н   | <b>↑</b> | н | н                | L                |  |  |  |  |
| н   | н   | ↑        | L | L                | н                |  |  |  |  |
| н   | Н   | L        | Х | Q <sub>0</sub>   | $\overline{Q}_0$ |  |  |  |  |

#### Table 7-1. Function Table (Each Flip-Flop)

(1) This configuration is unstable; that is, it does not persist when PRE or CLR returns to its inactive (high) level.



### 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

Toggle switches are typically large, mechanically complex, and relatively expensive. It is desirable to use a momentary switch instead because they are small, mechanically simple, and cost less. Some systems require the functionality of a toggle switch, but are space or cost constrained and must use a momentary switch instead. External Schmitt-trigger buffers are used to remove noisy inputs into the (CLK) and (D) inputs.

If the data input (D) of the SNx4AHC74 is tied to the inverted output  $(\overline{Q})$ , then each clock pulse will cause the value at the output (Q) to toggle. The momentary switch can be debounced and directly connected to the clock input (CLK) to toggle the output.

### 8.2 Typical Application



Figure 8-1. Typical Application Block Diagram

### 8.2.1 Design Requirements

#### 8.2.1.1 Input Considerations

Input signals must cross  $V_{IL(max)}$  to be considered a logic LOW, and  $V_{IH(min)}$  to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*.

Unused inputs must be terminated to either  $V_{CC}$  or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SNx4AHC74 (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10-k $\Omega$  resistor value is often used due to these factors.

The SNx4AHC74 has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability.

Refer to the *Feature Description* section for additional information regarding the inputs for this device.

Copyright © 2024 Texas Instruments Incorporated



#### 8.2.1.2 Output Considerations

The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the  $V_{OH}$  specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the  $V_{OL}$  specification in the *Electrical Characteristics*.

Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device.

Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength.

Unused outputs can be left floating. Do not connect outputs directly to  $V_{CC}$  or ground.

Refer to the *Feature Description* section for additional information regarding the outputs for this device.

#### 8.2.1.3 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the electrical characteristics of the device as described in the *Electrical Characteristics* section.

The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SNx4AHC74 plus the maximum static supply current,  $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Be sure to not exceed the maximum total current through V<sub>CC</sub> listed in the *Absolute Maximum Ratings*.

The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SNx4AHC74 plus the maximum supply current,  $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*.

The SNx4AHC74 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF.

The SNx4AHC74 can drive a load with total resistance described by  $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with  $V_{OH}$  and  $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the V<sub>CC</sub> pin.

Total power consumption can be calculated using the information provided in *CMOS Power Consumption and Cpd Calculation* application note.

Thermal increase can be calculated using the information provided in *Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices* application note.

#### CAUTION

The maximum junction temperature,  $T_{J(max)}$  listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device.





#### 8.2.2 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section.
- Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; by design, however, it will
  optimize performance. This can be accomplished by providing short, appropriately sized traces from the
  SNx4AHC74 to one or more of the receiving devices.
- Ensure the resistive load at the output is larger than (V<sub>CC</sub> / I<sub>O(max)</sub>) Ω. Doing this will prevent the maximum output current from the *Absolute Maximum Ratings* from being violated. Most CMOS inputs have a resistive load measured in MΩ; much larger than the minimum calculated previously.
- 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*.

#### 8.2.3 Application Curves

Figure 8-2 shows an example of a single button press bouncing and causing the output to toggle multiple times. This will cause issues in the desired application. Figure 8-3 shows 4 button presses with an added debounce circuit, fixing the unwanted toggling and allowing for proper toggle switch operation.



### 8.3 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A 0.1-µF capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The 0.1-µF and 1-µF capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in the following layout example.



### 8.4 Layout

### 8.4.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices, inputs must never be left floating. In many cases, functions or parts of functions of digital logic devices are unused (for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used). Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or  $V_{CC}$ , whichever makes more sense for the logic function or is more convenient.

### 8.4.1.1 Layout Example



Figure 8-4. Layout Example of the SNx4AHC74



### 9 Device and Documentation Support

### 9.1 Documentation Support

### 9.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, CMOS Power Consumption and Cpd Calculation
- Texas Instruments, Implications of Slow or Floating CMOS Inputs
- Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices

### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 9.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision M (October 2023) to Revision N (February 2024) | Page |
|---|---------------------------------------------------------------------|------|
| • | Updated RθJA value: RGY = 47 to 87.1, all values in °C/W            | 6    |

| С | hanges from Revision L (June 2023) to Revision M (October 2023)             | Page |
|---|-----------------------------------------------------------------------------|------|
| • | Updated RθJA values: D = 86 to 124.5, PW = 113 to 147.7, all values in °C/W | 6    |

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)                 | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|----------------------|--------------|-----------------------------------------|---------|
| 5962-9686001Q2A  | ACTIVE        | LCCC         | FK                 | 20   | 55             | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-<br>9686001Q2A<br>SNJ54AHC<br>74FK | Samples |
| 5962-9686001QCA  | ACTIVE        | CDIP         | J                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9686001QC<br>A<br>SNJ54AHC74J      | Samples |
| 5962-9686001QDA  | ACTIVE        | CFP          | W                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9686001QD<br>A<br>SNJ54AHC74W      | Samples |
| SN74AHC74BQAR    | ACTIVE        | WQFN         | BQA                | 14   | 3000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | AHC74                                   | Samples |
| SN74AHC74D       | OBSOLETE      | SOIC         | D                  | 14   |                | TBD                 | Call TI                              | Call TI              | -40 to 125   | AHC74                                   |         |
| SN74AHC74DBR     | ACTIVE        | SSOP         | DB                 | 14   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HA74                                    | Samples |
| SN74AHC74DGVR    | ACTIVE        | TVSOP        | DGV                | 14   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HA74                                    | Samples |
| SN74AHC74DR      | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | AHC74                                   | Samples |
| SN74AHC74N       | ACTIVE        | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type   | -40 to 125   | SN74AHC74N                              | Samples |
| SN74AHC74NSR     | ACTIVE        | SO           | NS                 | 14   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | AHC74                                   | Samples |
| SN74AHC74PW      | OBSOLETE      | TSSOP        | PW                 | 14   |                | TBD                 | Call TI                              | Call TI              | -40 to 125   | HA74                                    |         |
| SN74AHC74PWR     | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green        | NIPDAU   SN                          | Level-1-260C-UNLIM   | -40 to 125   | HA74                                    | Samples |
| SN74AHC74RGYR    | ACTIVE        | VQFN         | RGY                | 14   | 3000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HA74                                    | Samples |
| SN74AHC74RGYRG4  | ACTIVE        | VQFN         | RGY                | 14   | 3000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HA74                                    | Samples |
| SNJ54AHC74FK     | ACTIVE        | LCCC         | FK                 | 20   | 55             | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-<br>9686001Q2A<br>SNJ54AHC<br>74FK | Samples |
| SNJ54AHC74J      | ACTIVE        | CDIP         | J                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9686001QC<br>A<br>SNJ54AHC74J      | Samples |



| Orderable Device | Status<br>(1) | Package Type | e Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)            | Samples |
|------------------|---------------|--------------|----------------------|------|----------------|---------------------|--------------------------------------|----------------------|--------------|------------------------------------|---------|
| SNJ54AHC74W      | ACTIVE        | CFP          | W                    | 14   | 25             | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9686001QD<br>A<br>SNJ54AHC74W | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54AHC74, SN74AHC74 :



www.ti.com

21-Aug-2024

- Catalog : SN74AHC74
- Enhanced Product : SN74AHC74-EP, SN74AHC74-EP
- Military : SN54AHC74

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications
- Military QML certified for Military and Defense Applications

www.ti.com

Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal | - <b>i</b>      |                    |    |      | r                        | ·                        | r          |            | r          |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74AHC74BQAR               | WQFN            | BQA                | 14 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.3        | 1.1        | 4.0        | 12.0      | Q1               |
| SN74AHC74DBR                | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74AHC74DGVR               | TVSOP           | DGV                | 14 | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHC74DR                 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74AHC74DR                 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74AHC74NSR                | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74AHC74PWR                | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.85       | 5.45       | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHC74PWR                | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHC74PWR                | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHC74RGYR               | VQFN            | RGY                | 14 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Sep-2024



| Device        | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|----------|------|-------------|------------|-------------|
| SN74AHC74BQAR | WQFN         | BQA             | 14       | 3000 | 210.0       | 185.0      | 35.0        |
| SN74AHC74DBR  | SSOP         | DB              | 14       | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AHC74DGVR | TVSOP        | DGV             | 14       | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AHC74DR   | SOIC         | D               | 14       | 2500 | 353.0       | 353.0      | 32.0        |
| SN74AHC74DR   | SOIC         | D               | 14       | 2500 | 356.0       | 356.0      | 35.0        |
| SN74AHC74NSR  | SO           | NS              | 14       | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AHC74PWR  | TSSOP        | PW              | 14       | 2000 | 366.0       | 364.0      | 50.0        |
| SN74AHC74PWR  | TSSOP        | PW              | 14       | 2000 | 353.0       | 353.0      | 32.0        |
| SN74AHC74PWR  | TSSOP        | PW              | 14       | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AHC74RGYR | VQFN         | RGY             | 14       | 3000 | 360.0       | 360.0      | 36.0        |

## TEXAS INSTRUMENTS

www.ti.com

25-Sep-2024

### TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-9686001Q2A | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| 5962-9686001QDA | W            | CFP          | 14   | 25  | 506.98 | 26.16  | 6220   | NA     |
| SN74AHC74N      | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74AHC74N      | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SNJ54AHC74FK    | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| SNJ54AHC74W     | W            | CFP          | 14   | 25  | 506.98 | 26.16  | 6220   | NA     |

# **D0014A**



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



# D0014A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0014A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **MECHANICAL DATA**



- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- earrow Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated.
- The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



# **BQA 14**

2.5 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **BQA0014A**

## **PACKAGE OUTLINE**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLAT PACK-NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



## **BQA0014A**

## **EXAMPLE BOARD LAYOUT**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **BQA0014A**

## **EXAMPLE STENCIL DESIGN**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## MECHANICAL DATA

### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



W (R-GDFP-F14)

CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
  - D. Index point is provided on cap for terminal identification only.
  - E. Falls within MIL STD 1835 GDFP1-F14



## **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



# **DB0014A**



# **PACKAGE OUTLINE**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150.



# DB0014A

# **EXAMPLE BOARD LAYOUT**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0014A

# **EXAMPLE STENCIL DESIGN**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



# FK 20

## 8.89 x 8.89, 1.27 mm pitch

# **GENERIC PACKAGE VIEW**

## LCCC - 2.03 mm max height

LEADLESS CERAMIC CHIP CARRIER

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **GENERIC PACKAGE VIEW**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# J0014A



# **PACKAGE OUTLINE**

## CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



# J0014A

# **EXAMPLE BOARD LAYOUT**

## CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE





## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **PW0014A**



# **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0014A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## PW0014A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated