## Single, Dual, Quad General **Purpose, Low Voltage Comparators**

The LMV331 is a CMOS single channel, general purpose, low voltage comparator. The LMV393 and LMV339 are dual and quad channel versions, respectively. The LMV331/393/339 are specified for 2.7 V to 5 V performance, have excellent input common-mode range, low quiescent current, and are available in several space saving packages.

The LMV331 is available in 5-pin SC-70 and TSOP-5 packages. The LMV393 is available in a 8-pin Micro8<sup>™</sup>, SOIC-8, and a UDFN8 package, and the LMV339 is available in a SOIC-14 and a TSSOP-14 package.

The LMV331/393/339 are cost effective solutions for applications where space saving, low voltage operation, and low power are the primary specifications in circuit design for portable applications.

### Features

- Guaranteed 2.7 V and 5 V Performance
- Input Common-mode Voltage Range Extends to Ground
- Open Drain Output for Wired-OR Applications
- Low Quiescent Current: 60 µA/channel TYP @ 5 V
- Low Saturation Voltage 200 mV TYP @ 5 V
- Propagation Delay 200 ns TYP @ 5 V
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

### **Typical Applications**

- Battery Monitors
- Notebooks and PDA's
- General Purpose Portable Devices
- General Purpose Low Voltage Applications





SC-70 **CASE 419A** 



TSOP-5 **CASE 483** 



Micro8 CASE 846A



SOIC-8 **CASE 751** 

UDFN8 CASE 517AJ





SOIC-14 CASE 751A



**ORDERING INFORMATION** 

See detailed ordering and shipping information in the package dimensions section on page 13 of this data sheet.



Figure 2. Hysteresis Curve

#### MARKING DIAGRAMS



#### MAXIMUM RATINGS

| Symbol           | Rating                                                                           | Value                   | Unit |
|------------------|----------------------------------------------------------------------------------|-------------------------|------|
| V <sub>S</sub>   | Voltage on any Pin (referred to V <sup>-</sup> pin)                              | 5.5                     | V    |
| V <sub>IDR</sub> | Input Differential Voltage Range                                                 | ±Supply Voltage         | V    |
| TJ               | Maximum Junction Temperature                                                     | 150                     | °C   |
| T <sub>A</sub>   | Operating Ambient Temperature Range<br>LMV331, LMV393, LMV339<br>NCV331 (Note 3) | -40 to 85<br>-40 to 125 | °C   |
| T <sub>stg</sub> | Storage Temperature Range                                                        | -65 to 150              | °C   |
| ΤL               | Mounting Temperature (Infrared or Convection (1/16" From Case for 30 Seconds))   | 260                     | °C   |
| V <sub>ESD</sub> | ESD Tolerance (Note 1)<br>Machine Model<br>Human Body Model                      | 100<br>1000             | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol          | Parameter                                                                                 | Value                                         | Unit |
|-----------------|-------------------------------------------------------------------------------------------|-----------------------------------------------|------|
| V <sub>CC</sub> | Supply Voltage Temperature Range (Note 2)                                                 | 2.7 to 5.0                                    | V    |
| θ <sub>JA</sub> | Thermal Resistance<br>SC-70<br>TSOP-5<br>Micro8<br>SOIC-8<br>UDFN8<br>SOIC-14<br>TSSOP-14 | 280<br>333<br>238<br>212<br>350<br>156<br>190 | °C/W |

I. Human Body Model, applicable std. MIL–STD–883, Method 3015.7. Machine Model, applicable std. JESD22–A115–A (ESD MM std. of JEDEC) Field–Induced Charge–Device Model, applicable std. JESD22–C101–C (ESD FICDM std. of JEDEC).
 2. The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(MAX)</sub> – T<sub>A</sub>)/<sub>θJA</sub>. All numbers apply for packages soldered directly onto a PC board.
 3. NCV prefix is qualified for automotive usage.

**2.7 V DC ELECTRICAL CHARACTERISTICS** (All limits are guaranteed for  $T_A = 25^{\circ}C$ , V<sup>+</sup> = 2.7 V, V<sup>-</sup> = 0 V, V<sub>CM</sub> = 1.35 V unless otherwise noted.)

| Parameter                                           | Symbol                         | Condition                | Min | Тур                   | Max                      | Unit  |
|-----------------------------------------------------|--------------------------------|--------------------------|-----|-----------------------|--------------------------|-------|
| Input Offset Voltage                                | V <sub>IO</sub>                |                          |     | 1.7                   | 9                        | mV    |
| Input Offset Voltage Average Drift                  | T <sub>C</sub> V <sub>IO</sub> |                          |     | 5                     |                          | μV/°C |
| Input Bias Current (Note 4)                         | Ι <sub>Β</sub>                 |                          |     | < 1                   |                          | nA    |
| Input Offset Current (Note 4)                       | I <sub>IO</sub>                |                          |     | < 1                   |                          | nA    |
| Input Voltage Range                                 | V <sub>CM</sub>                |                          |     | 0 to 2                |                          | V     |
| Saturation Voltage                                  | V <sub>SAT</sub>               | I <sub>SINK</sub> ≤ 1 mA |     | 120                   |                          | mV    |
| Output Sink Current                                 | ۱ <sub>0</sub>                 | V <sub>O</sub> ≤ 1.5 V   | 5   | 23                    |                          | mA    |
| Supply Current LMV331<br>NCV331<br>LMV393<br>LMV339 | Icc                            |                          |     | 40<br>40<br>70<br>140 | 100<br>100<br>140<br>200 | μΑ    |

## **2.7 V AC ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C, V<sup>+</sup> = 2.7 V, R<sub>L</sub> = 5.1 k $\Omega$ , V<sup>-</sup> = 0 V unless otherwise noted.)

| Parameter                       | Symbol           | Condition                                           | Min | Тур         | Max | Unit |
|---------------------------------|------------------|-----------------------------------------------------|-----|-------------|-----|------|
| Propagation Delay – High to Low | t <sub>PHL</sub> | Input Overdrive = 10 mV<br>Input Overdrive = 100 mV |     | 1000<br>500 |     | ns   |
| Propagation Delay – Low to High | t <sub>PLH</sub> | Input Overdrive = 10 mV<br>Input Overdrive = 100 mV |     | 800<br>200  |     | ns   |

4. Guaranteed by design and/or characterization.

| Parameter                          | Symbol           | Condition (Note 6)                                                | Min | Тур      | Max        | Unit  |
|------------------------------------|------------------|-------------------------------------------------------------------|-----|----------|------------|-------|
| Input Offset Voltage               | V <sub>IO</sub>  | $T_A = T_{LO}$ to $T_{HIGH}$                                      |     | 1.7      | 9          | mV    |
| Input Offset Voltage Average Drift |                  | $T_A = T_{LO}$ to $T_{HIGH}$                                      |     | 5        |            | μV/°C |
| Input Bias Current (Note 5)        | I <sub>B</sub>   | $T_A = T_{LO}$ to $T_{HIGH}$                                      |     | < 1      |            | nA    |
| Input Offset Current (Note 5)      | I <sub>IO</sub>  | $T_A = T_{LO}$ to $T_{HIGH}$                                      |     | < 1      |            | nA    |
| Input Voltage Range                | V <sub>CM</sub>  |                                                                   |     | 0 to 4.2 |            | V     |
| Voltage Gain (Note 5)              | A <sub>V</sub>   |                                                                   | 20  | 50       |            | V/mV  |
| Saturation Voltage                 | V <sub>SAT</sub> | $I_{SINK} = 10 \text{ mA}$<br>$T_A = T_{LO} \text{ to } T_{HIGH}$ |     | 200      | 400<br>700 | mV    |
| Output Sink Current                | Ι <sub>Ο</sub>   | $V_{O} \le 1.5 V$                                                 | 10  | 84       |            | mA    |
| Supply Current LMV331              | Icc              | $T_A = T_{LO}$ to $T_{HIGH}$                                      |     | 60       | 120<br>150 | μΑ    |
| Supply Current LMV393              | Icc              | $T_A = T_{LO}$ to $T_{HIGH}$                                      |     | 100      | 200<br>250 | μΑ    |
| Supply Current LMV339              | Icc              | $T_A = T_{LO}$ to $T_{HIGH}$                                      |     | 170      | 300<br>350 | μΑ    |
| Output Leakage Current (Note 5)    |                  | $T_A = T_{LO}$ to $T_{HIGH}$                                      |     | 0.003    | 1          | μΑ    |

**5.0 V DC ELECTRICAL CHARACTERISTICS** (All limits are guaranteed for  $T_A = 25^{\circ}C$ , V<sup>+</sup> = 5 V, V<sup>-</sup> = 0 V, V<sub>CM</sub> = 2.5 V unless otherwise noted. Limits over temperature are guaranteed by design and/or characterization.)

**5.0 V AC ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ , V<sup>+</sup> = 5 V,  $R_L = 5.1 \text{ k}\Omega$ , V<sup>-</sup> = 0 V unless otherwise noted.)

| Parameter                       | Symbol           | Condition                                           | Min | Тур         | Max | Unit |
|---------------------------------|------------------|-----------------------------------------------------|-----|-------------|-----|------|
| Propagation Delay – High to Low | t <sub>PHL</sub> | Input Overdrive = 10 mV<br>Input Overdrive = 100 mV |     | 1500<br>900 |     | ns   |
| Propagation Delay – Low to High | t <sub>PLH</sub> | Input Overdrive = 10 mV<br>Input Overdrive = 100 mV |     | 800<br>200  |     | ns   |

Guaranteed by design and/or characterization.
 For LMV331, LMV393, LMV339: T<sub>A</sub> = -40°C to 85°C For NCV331: T<sub>A</sub> = -40°C to 125°C

### **TYPICAL CHARACTERISTICS**

(V\_{CC} = 5.0 V, T\_A = 25°C, R\_L = 5 k\Omega unless otherwise specified)



## NEGATIVE TRANSITION INPUT – V<sub>CC</sub> = 2.7 V



Figure 7. 10 mV Overdrive



#### Figure 8. 20 mV Overdrive



Figure 9. 100 mV Overdrive

## POSITIVE TRANSITION INPUT – $V_{CC}$ = 2.7 V







#### Figure 11. 20 mV Overdrive



Figure 12. 100 mV Overdrive

## NEGATIVE TRANSITION INPUT - V<sub>CC</sub> = 5.0 V







#### Figure 14. 20 mV Overdrive



Figure 15. 100 mV Overdrive

## POSITIVE TRANSITION INPUT – $V_{CC}$ = 5.0 V







### Figure 17. 20 mV Overdrive



Figure 18. 100 mV Overdrive

#### **APPLICATION CIRCUITS**

#### **Basic Comparator Operation**

The basic operation of a comparator is to compare two input voltage signals, and produce a digital output signal by determining which input signal is higher. If the voltage on the non–inverting input is higher, then the internal output transistor is off and the output will be high. If the voltage on the inverting input is higher, then the output transistor will be on and the output will be low. The LMV331/393/339 has an open–drain output stage, so a pull–up resistor to a positive supply voltage is required for the output to switch properly.

The size of the pull–up resistor is recommended to be between 1 k $\Omega$  and 10 k $\Omega$ . This range of values will balance two key factors; i.e., power dissipation and drive capability for interface circuitry.

Figure 19 illustrates the basic operation of a comparator and assumes dual supplies. The comparator compares the input voltage ( $V_{IN}$ ) on the non–inverting input to the reference voltage ( $V_{REF}$ ) on the inverting input. If  $V_{IN}$  is less than  $V_{REF}$ , the output voltage ( $V_O$ ) will be low. If  $V_{IN}$  is greater than  $V_{REF}$ , then  $V_O$  will be high.



#### **Comparators and Stability**

A common problem with comparators is oscillation due to their high gain. The basic comparator configuration in Figure 19 may oscillate if the differential voltage between the input pins is close to the device's offset voltage. This can happen if the input signal is moving slowly through the comparator's switching threshold or if unused channels are connected to the same potential for termination of unused channels. One way to eliminate output oscillations or 'chatter' is to include external hysteresis in the circuit design.

#### Inverting Configuration with Hysteresis

An inverting comparator with hysteresis is shown in Figure 20.



When  $V_{IN}$  is less than the voltage at the non-inverting node,  $V_+$ , the output voltage will be high. When  $V_{IN}$  is greater than the voltage at  $V_+$ , then the output will be low. The hysteresis band (Figure 21) created from the resistor network is defined as:

$$\Delta V_{+} = V_{T1} - V_{T2}$$

where  $V_{T1}$  and  $V_{T2}$  are the lower and upper trip points, respectively.



#### Figure 21.

 $V_{T1}$  is calculated by assuming that the output of the comparator is pulled up to supply when high. The resistances  $R_1$  and  $R_3$  can be viewed as being in parallel which is in series with  $R_2$  (Figure 22). Therefore  $V_{T1}$  is:

$$\mathsf{V}_{\mathsf{T1}} = \frac{\mathsf{V}_{\mathsf{CC}}\,\mathsf{R}_2}{\left(\mathsf{R}_1\,\|\,\mathsf{R}_3\right) + \,\mathsf{R}_2}$$

 $V_{T2}$  is calculated by assuming that the output of the comparator is at ground potential when low. The resistances  $R_2$  and  $R_3$  can be viewed as being in parallel which is in series with  $R_1$  (Figure 23). Therefore  $V_{T2}$  is:

$$\mathsf{V}_{\mathsf{T2}} = \frac{\mathsf{V}_{\mathsf{CC}} \big(\mathsf{R}_2 \, \| \, \mathsf{R}_3\big)}{\mathsf{R}_1 + \big(\mathsf{R}_2 \, \| \, \mathsf{R}_3\big)}$$



Figure 22.

**Non–inverting Configuration with Hysteresis** A non–inverting comparator is shown in Figure 24.

Figure 23.



Figure 24.

The hysteresis band (Figure 25) of the non–inverting configuration is defined as follows:

 $\Delta V_{in} = V_{CC}R_1/R_2$ 



Figure 25.

When  $V_{IN}$  is much less than the voltage at the inverting input ( $V_{REF}$ ), then the output is low.  $R_2$  can then be viewed as being connected to ground (Figure 26). To calculate the voltage required at  $V_{IN}$  to trip the comparator high, the following equation is used:

$$V_{in1} = \frac{V_{ref} \left( R_1 + R_2 \right)}{R_2}$$

When the output is high,  $V_{IN}$  must less than or equal to  $V_{REF}$  ( $V_{IN} \le V_{REF}$ ) before the output will be low again (Figure 27). The following equation is used to calculate the voltage at  $V_{IN}$  to switch the output back to the low state:



Figure 26. Figure 27.

#### **Termination of Unused Inputs**

Proper termination of unused inputs is a good practice to keep the output from 'chattering.' For example, if one channel of a dual or quad package is not being used, then the inputs must be connected to a defined state. The recommended connections would be to tie one input to  $V_{CC}$  and the other input to ground.

#### **ORDERING INFORMATION**

| Order Number | Number of Channels | Specific Device Marking | Package Type          | Shipping <sup>†</sup> |
|--------------|--------------------|-------------------------|-----------------------|-----------------------|
| LMV331SQ3T2G | Single             | CCA                     | SC–70<br>(Pb–Free)    | 3000 / Tape & Reel    |
| LMV331SN3T1G | Single             | ЗСА                     | TSOP-5<br>(Pb-Free)   | 3000 / Tape & Reel    |
| NCV331SN3T1G | Single             | 3CA                     | TSOP-5<br>(Pb-Free)   | 3000 / Tape & Reel    |
| LMV393DMR2G  | Dual               | V393                    | Micro8<br>(Pb–Free)   | 4000 / Tape & Reel    |
| LMV393DR2G   | Dual               | V393                    | SOIC-8<br>(Pb-Free)   | 2500 / Tape & Reel    |
| LMV393MUTAG  | Dual               | CA                      | UDFN8<br>(Pb–Free)    | 3000 / Tape & Reel    |
| LMV339DR2G   | Quad               | LMV339                  | SOIC-14<br>(Pb-Free)  | 2500 / Tape & Reel    |
| LMV339DTBR2G | Quad               | LMV<br>339              | TSSOP-14<br>(Pb-Free) | 2500 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*Contact factory.

0

DATE 11 APR 2023



#### SC-88A (SC-70-5/SOT-353) CASE 419A-02 ISSUE M

NDTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. 419A-01 DBSDLETE. NEW STANDARD 419A-02
- 4. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS.MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.1016MM PER SIDE.



e

F1



#### RECOMMENDED MOUNTING FOOTPRINT

\* For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

| DIM | MI   | MILLIMETERS |      |  |  |  |
|-----|------|-------------|------|--|--|--|
| INI | MIN. | NDM,        | MAX. |  |  |  |
| А   | 0.80 | 0.95        | 1.10 |  |  |  |
| A1  |      |             | 0.10 |  |  |  |
| AЗ  |      | 0.20 REF    | -    |  |  |  |
| b   | 0.10 | 0.20        | 0.30 |  |  |  |
| С   | 0.10 |             | 0.25 |  |  |  |
| D   | 1.80 | 2.00        | 2.20 |  |  |  |
| E   | 2.00 | 2.10        | 2,20 |  |  |  |
| E1  | 1.15 | 1.25        | 1.35 |  |  |  |
| e   |      | 0.65 BS     | С    |  |  |  |
| L   | 0.10 | 0.15        | 0.30 |  |  |  |

#### **GENERIC MARKING**





\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

XXX = Specific Device Code

M = Date Code = Pb-Free Package

(Note: Microdot may be in either location)

| DESCRIPTION:                                                                                     | SC-88A (SC-70-                                                                     |                                                                                    | ns are uncontrolled except w                                                         | vhen stamped "CONTROLLED (                                                                             | COPY" in red. PAGE 1 OF 1               |
|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------|
| DOCUMENT NUMBER:                                                                                 | 98ASB42984B                                                                        |                                                                                    |                                                                                      | t when accessed directly from                                                                          |                                         |
| STYLE 6:<br>PIN 1. EMITTER 2<br>2. BASE 2<br>3. EMITTER 1<br>4. COLLECTOR<br>5. COLLECTOR 2/BASE | STYLE 7:<br>PIN 1. BASE<br>2. EMITTER<br>3. BASE<br>4. COLLECTOR<br>1 5. COLLECTOR | STYLE 8:<br>PIN 1. CATHODE<br>2. COLLECTOR<br>3. N/C<br>4. BASE<br>5. EMITTER      | STYLE 9:<br>PIN 1. ANODE<br>2. CATHODE<br>3. ANODE<br>4. ANODE<br>5. ANODE           | Note: Please refer to<br>style callout. If style to<br>out in the datasheet r<br>datasheet pinout or p | ype is not called<br>efer to the device |
| STYLE 1:<br>PIN 1. BASE<br>2. EMITTER<br>3. BASE<br>4. COLLECTOR<br>5. COLLECTOR                 | STYLE 2:<br>PIN 1. ANODE<br>2. EMITTER<br>3. BASE<br>4. COLLECTOR<br>5. CATHODE    | STYLE 3:<br>PIN 1. ANODE 1<br>2. N/C<br>3. ANODE 2<br>4. CATHODE 2<br>5. CATHODE 1 | STYLE 4:<br>PIN 1. SOURCE 1<br>2. DRAIN 1/2<br>3. SOURCE 1<br>4. GATE 1<br>5. GATE 2 | STYLE 5:<br>PIN 1. CATHODE<br>2. COMMON ANOD<br>3. CATHODE 2<br>4. CATHODE 3<br>5. CATHODE 4           | E                                       |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights or the rights of others.



# semi



0.40 PITCH DIMENSIONS: MILLIMETERS DATE 08 NOV 2006

- NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 mm FROM TERMINAL TIP. З.
- 4. MOLD FLASH ALLOWED ON TERMINALS ALONG EDGE OF PACKAGE. FLASH MAY NOT EXCEED 0.03 ONTO BOTTOM SURFACE OF TERMINALS.
- 5. DETAIL A SHOWS OPTIONAL NALS.

| CON | STRUC  | FION FC | DR TERMI |
|-----|--------|---------|----------|
|     | MILLIM | ETERS   |          |
| DIM | MIN    | MAX     |          |
| Α   | 0.45   | 0.55    |          |
| A1  | 0.00   | 0.05    |          |
| A3  | 0.127  | REF     |          |
|     |        |         |          |

| A1 | 0.00      | 0.05 |  |
|----|-----------|------|--|
| A3 | 0.127 REF |      |  |
| b  | 0.15      | 0.25 |  |
| b2 | 0.30      | REF  |  |
| D  | 1.80      | BSC  |  |
| E  | 1.20      | BSC  |  |
| е  | 0.40      | BSC  |  |
| L  | 0.45      | 0.55 |  |
| L1 | 0.00      | 0.03 |  |
| L2 | 0.40      | REF  |  |

GENERIC **MARKING DIAGRAM\*** 

|   | XXM |  |
|---|-----|--|
| 0 | •   |  |
|   |     |  |

XX = Specific Device Code

= Date Code М

.

- = Pb-Free Package
- \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " .", may or may not be present.

| DOCUMENT NUMBER: | 98AON23417D Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| DESCRIPTION:     | UDFN8 1.8X1.2, 0.4P                                                                                                                                                                             |  | PAGE 1 OF 1 |
| [                |                                                                                                                                                                                                 |  |             |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make charges without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products herein. special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

0.32



\*For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### STYLES ON PAGE 2

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 98ASB42564B           | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SOIC-8 NB PAGE 1 OF 2 |                                                                                                                                                                                     |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                       |                                                                                                                                                                                     |  |  |
| onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. |                       |                                                                                                                                                                                     |  |  |

#### SOIC-8 NB CASE 751-07 ISSUE AK

STYLE 1: PIN 1. EMITTER COLLECTOR 2. COLLECTOR 3. 4. EMITTER 5. EMITTER BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN З. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6 BASE. DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. TXE 4. 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT З. 4. GND 5. IOUT 6. IOUT IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2 EMITTER, #1 BASE, #2 З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: GROUND PIN 1. BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND 6 BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3 P-SOURCE P-GATE 4. P-DRAIN 5 6. P-DRAIN N-DRAIN 7. N-DRAIN 8. STYLE 18: PIN 1. ANODE ANODE 2. SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. 8. CATHODE STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC 4. I/O LINE 3 COMMON ANODE/GND 5. 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt З. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. SOURCE 2 4. SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5. 6.

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. DRAIN, #2 4. GATE, #2 5. SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND З. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 ANODE 1 3 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. **MIRROR 1** STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. 8. LINE 1 OUT STYLE 27: PIN 1. ILIMIT 2 OVI 0 UVLO З. 4. INPUT+ 5. 6. SOURCE SOURCE SOURCE 7. 8 DRAIN

#### STYLE 4: PIN 1. 2. ANODE ANODE ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 BASE #2 З. COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 16 EMITTER, DIE #1 PIN 1. 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE EMITTER 2. 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE

6. CATHODE COLLECTOR/ANODE 7. 8. COLLECTOR/ANODE STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC OFF DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK

7. VOULK 8. VIN

| DOCUMENT NUMBER: | 98ASB42564B Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| DESCRIPTION:     | SOIC-8 NB                                                                                                                                                                                      |  | PAGE 2 OF 2 |
|                  |                                                                                                                                                                                                |  |             |

SOURCE 1/DRAIN 2

7.

8. GATE 1

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights or others.

7.

8

COLLECTOR, #1

COLLECTOR, #1



\*For additional information on our Pb–Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **STYLES ON PAGE 2**

 
 DOCUMENT NUMBER:
 98ASB42565B
 Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

 DESCRIPTION:
 SOIC-14 NB
 PAGE 1 OF 2

 onsemi and ONSEMi. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi axis me any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

#### SOIC-14 CASE 751A-03 ISSUE L

#### DATE 03 FEB 2016

| STYLE 1:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. NO CONNECTION<br>5. ANODE/CATHODE<br>6. NO CONNECTION<br>7. ANODE/CATHODE<br>9. ANODE/CATHODE<br>10. NO CONNECTION<br>11. ANODE/CATHODE<br>12. ANODE/CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE                     | STYLE 2:<br>CANCELLED                                                                                                                                                                                   | STYLE 3:<br>PIN 1. NO CONNECTION<br>2. ANODE<br>3. ANODE<br>4. NO CONNECTION<br>5. ANODE<br>6. NO CONNECTION<br>7. ANODE<br>8. ANODE<br>9. ANODE<br>10. NO CONNECTION<br>11. ANODE<br>12. ANODE<br>13. NO CONNECTION<br>14. COMMON CATHODE                                              | STYLE 4:<br>PIN 1. NO CONNECTION<br>2. CATHODE<br>3. CATHODE<br>4. NO CONNECTION<br>5. CATHODE<br>6. NO CONNECTION<br>7. CATHODE<br>8. CATHODE<br>10. NO CONNECTION<br>11. CATHODE<br>12. CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE                                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. ANODE/CATHODE<br>5. ANODE/CATHODE<br>6. NO CONNECTION<br>7. COMMON ANODE<br>8. COMMON CATHODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. ANODE/CATHODE<br>12. ANODE/CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE | STYLE 6:<br>PIN 1. CATHODE<br>2. CATHODE<br>3. CATHODE<br>4. CATHODE<br>5. CATHODE<br>6. CATHODE<br>7. CATHODE<br>8. ANODE<br>9. ANODE<br>10. ANODE<br>11. ANODE<br>12. ANODE<br>13. ANODE<br>14. ANODE | STYLE 7:<br>PIN 1. ANODE/CATHODE<br>2. COMMON ANODE<br>3. COMMON CATHODE<br>4. ANODE/CATHODE<br>5. ANODE/CATHODE<br>6. ANODE/CATHODE<br>7. ANODE/CATHODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. COMMON CATHODE<br>12. COMMON CATHODE<br>13. ANODE/CATHODE<br>14. ANODE/CATHODE | STYLE 8:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. NO CONNECTION<br>5. ANODE/CATHODE<br>6. ANODE/CATHODE<br>7. COMMON ANODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. NO CONNECTION<br>12. ANODE/CATHODE<br>13. ANODE/CATHODE<br>14. COMMON CATHODE |

| DESCRIPTION: SOIC-14 NB PAGE 2 OF | DOCUMENT NUMBER: | 98ASB42565B Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |
|-----------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
|                                   | DESCRIPTION:     | SOIC-14 NB                                                                                                                                                                                   |  | PAGE 2 OF 2 |

onsemi and ONSEMI: are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.



 
 DOCUMENT NUMBER:
 98ASB14087C
 Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

 DESCRIPTION:
 MICRO8
 PAGE 1 OF 1

 onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation

special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

© Semiconductor Components Industries, LLC, 2019

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>