



Sample &



LPV511

SNOSAG7D-AUGUST 2005-REVISED AUGUST 2016

# LPV511 Micropower, Rail-to-Rail Input and Output Operational Amplifier

Technical

Documents

#### Features 1

- Wide Supply Voltage Range: 2.7 V to 12 V
- Slew Rate: 7.7 V/ms
- Supply Current: 880 nA
- Output Short-Circuit Current: 1.35 mA
- Rail-to-Rail Input
- Rail-to-Rail Output: 100 mV from Rails
- Bandwidth ( $C_L = 50 \text{ pF}$ ,  $R_L = 1 \text{ M}\Omega$ ): 27 kHz
- Unity Gain Stable

#### Applications 2

- Battery Powered Systems
- Security Systems
- Micropower Thermostats
- Solar Powered Systems
- Portable Instrumentation
- Micropower Filters
- **Remote Sensor Amplifiers**

# 3 Description

Tools &

Software

The LPV511 is a micropower operational amplifier that operates from a voltage supply range as wide as 2.7 V to 12 V with ensured specifications at 3 V, 5 V, and 12 V. The ultra-low power LPV511 exhibits an excellent speed to power ratio, drawing only 880 nA of supply current with a bandwidth of 27 kHz. These specifications make the LPV511 an ideal choice for battery-powered systems that require long life through low supply current, such as instrumentation, sensor conditioning and battery current monitoring.

Support &

Community

**.**...

The LPV511 has an input range that includes both supply rails for ground and high-side battery sensing applications. The LPV511 output swings within 100 mV of either rail to maximize the signal's dynamic range in low supply applications. In addition, the output is capable of sourcing 650 µA of current when powered by a 12-V battery.

The LPV511 is fabricated on TI's advanced VIP50C process.

The LPV511 is available in the space-saving SC70 package, which makes it ideal for portable electronics with area-constrained PC boards.

Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| LPV511      | SC70 (5) | 2.00 mm × 1.25 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **High-Side Battery Current Sensor**



Copyright © 2016, Texas Instruments Incorporated

# **Typical Supply Current**



STRUMENTS

ÈXAS

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 4              |
|   | 6.5  | Electrical Characteristics: 3 V 5  |
|   | 6.6  | Electrical Characteristics: 5 V 6  |
|   | 6.7  | Electrical Characteristics: 12 V 7 |
|   | 6.8  | Typical Characteristics 9          |
| 7 | Deta | ailed Description 14               |
|   | 7.1  | Overview 14                        |
|   | 7.2  | Functional Block Diagram 14        |
|   | 7.3  | Feature Description 14             |
|   |      |                                    |

|    | 7.4  | Device Functional Modes           | 14              |
|----|------|-----------------------------------|-----------------|
| 8  | App  | lication and Implementation       | 16              |
|    | 8.1  | Application Information           | <mark>16</mark> |
|    | 8.2  | Typical Applications              | 16              |
|    | 8.3  | Dos and Don'ts                    | 17              |
| 9  | Pow  | er Supply Recommendations         | 18              |
| 10 | Lay  | out                               | 18              |
|    | 10.1 | Layout Guidelines                 | 18              |
|    | 10.2 | Layout Example                    | 18              |
| 11 | Dev  | ice and Documentation Support     | 19              |
|    | 11.1 | Device Support                    | 19              |
|    | 11.2 | Documentation Support             | 19              |
|    | 11.3 | Community Resource                | 19              |
|    | 11.4 | Trademarks                        | 19              |
|    | 11.5 | Electrostatic Discharge Caution   | 19              |
|    | 11.6 | Glossary                          | 19              |
| 12 |      | hanical, Packaging, and Orderable |                 |
|    | Info | mation                            | 19              |
|    |      |                                   |                 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | anges from Revision C (March 2013) to Revision D       Page         Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section       1         Added Thermal Information table       4 |      |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Mechanical, Packaging, and Orderable Information section                                                                                                                                                                                                                                                                                                                                                        | 1    |
| С | hanges from Revision B (March 2013) to Revision C                                                                                                                                                                                                                                                                                                                                                               | Page |
| • | Changed layout of National Semiconductor Data Sheet to TI format                                                                                                                                                                                                                                                                                                                                                | 1    |



#### LPV511 SNOSAG7D-AUGUST 2005-REVISED AUGUST 2016

# 5 Pin Configuration and Functions



#### **Pin Functions**

| P        | IN                           | I/O | DESCRIPTION             |  |  |  |
|----------|------------------------------|-----|-------------------------|--|--|--|
| NO. NAME |                              | 1/0 | DESCRIPTION             |  |  |  |
| 1        | V <sub>OUT</sub>             | 0   | Output                  |  |  |  |
| 2        | V <sup>-</sup>               | Р   | Negative supply voltage |  |  |  |
| 3        | V <sub>IN</sub> <sup>+</sup> | Ι   | Noninverting input      |  |  |  |
| 4        | V <sub>IN</sub> <sup>-</sup> | I   | Inverting input         |  |  |  |
| 5        | V+                           | Р   | Positive supply voltage |  |  |  |

# 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                                     | MIN                  | MAX                  | UNIT |
|-----------------------------------------------------|----------------------|----------------------|------|
| V <sub>IN</sub> Differential                        |                      | 2.1                  | V    |
| Supply voltage (V <sup>+</sup> - V <sup>-</sup> )   |                      | 13.2                 | V    |
| Voltage at input and output pins                    | V <sup>+</sup> + 0.3 | V <sup>-</sup> - 0.3 | V    |
| Short-circuit duration                              | Se                   | e <sup>(3)</sup>     |      |
| Junction temperature, T <sub>J</sub> <sup>(4)</sup> |                      | 150                  | °C   |
| Storage temperature, T <sub>stg</sub>               | -65                  | 150                  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) Output short-circuit duration is infinite for  $V^+ < 6 V$  at room temperature and below. For  $V^+ > 6 V$ , allowable short-circuit duration is 1.5 ms.

(4) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $R_{\theta JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A) / R_{\theta JA}$ . All numbers apply for packages soldered directly onto a PC board.

# 6.2 ESD Ratings

|                    |                         |                                                                      | VALUE | UNIT |
|--------------------|-------------------------|----------------------------------------------------------------------|-------|------|
| V                  | Flastrastatia disabarga | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)(2)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Machine model (MM) <sup>(3)</sup>                                    | ±200  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) Human Body Model: 1.5 k $\Omega$  in series with 100 pF.

(3) Machine Model:  $0 \Omega$  in series with 200 pF.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                              | MIN | MAX | UNIT |
|------------------------------|-----|-----|------|
| Temperature <sup>(1)</sup>   | -40 | 85  | °C   |
| Supply voltage $(V^+ - V^-)$ | 2.7 | 12  | V    |

(1) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $R_{\theta JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A) / R_{\theta JA}$ . All numbers apply for packages soldered directly onto a PC board.

### 6.4 Thermal Information

|                       |                                              | LPV511     |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DCK (SC70) | UNIT |
|                       |                                              | 5 PINS     |      |
| $R_{	hetaJA}$         | Junction-to-ambient thermal resistance       | 278        | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 105.8      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 56.4       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 3          | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 55         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



### 6.5 Electrical Characteristics: 3 V

Unless otherwise specified, all limits are specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 3 \text{ V}$ ,  $V^- = 0 \text{ V}$ ,  $V_{CM} = V_O = V^+/2$ , and  $R_L = 100 \text{ k}\Omega$  to V<sup>+</sup>/2.<sup>(1)</sup>

|                    | PARAMETER                                   | TEST CO                                                                                               | NDITIONS                                     | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT  |
|--------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------|--------------------|--------------------|-------|
| .,                 |                                             | T <sub>J</sub> = 25°C                                                                                 |                                              |                    | ±0.2               | ±3                 |       |
| V <sub>OS</sub>    | Input offset voltage                        | $T_J = -40^{\circ}C$ to $85^{\circ}C$                                                                 |                                              |                    |                    | ±3.8               | mV    |
|                    | (4)                                         | T <sub>J</sub> = 25°C                                                                                 |                                              |                    | ±0.3               |                    |       |
| TC V <sub>OS</sub> | Input offset voltage drift <sup>(4)</sup>   | $T_J = -40^{\circ}C$ to $85^{\circ}C$                                                                 |                                              |                    |                    | ±15                | µV/°C |
|                    |                                             |                                                                                                       | T <sub>J</sub> = 25°C                        | -1000              | -320               |                    |       |
|                    |                                             | $V_{CM} = 0.5 V$                                                                                      | $T_J = -40^{\circ}C$ to $85^{\circ}C$        | -1600              |                    |                    |       |
| I <sub>B</sub>     | Input bias current <sup>(5)</sup>           |                                                                                                       | $T_J = 25^{\circ}C$                          |                    | 110                | 800                | pА    |
|                    |                                             | V <sub>CM</sub> = 2.5 V                                                                               | $T_J = -40^{\circ}C$ to $85^{\circ}C$        |                    |                    | 1900               |       |
| l <sub>os</sub>    | Input offset current                        |                                                                                                       |                                              |                    | ±10                |                    | pА    |
|                    |                                             | V <sub>CM</sub> Stepped from 0 V to                                                                   | $T_J = 25^{\circ}C$                          | 77                 | 100                |                    |       |
|                    |                                             | 1.5 V                                                                                                 | $T_J = -40^{\circ}C \text{ to } 85^{\circ}C$ | 70                 |                    |                    |       |
|                    |                                             | V <sub>CM</sub> Stepped from 2.4 V                                                                    | T <sub>.1</sub> = 25°C                       | 75                 | 115                |                    |       |
| CMRR               | Common mode rejection ratio                 | to 3 V                                                                                                | $T_J = -40^{\circ}C \text{ to } 85^{\circ}C$ | 68                 |                    |                    | dB    |
|                    |                                             | V <sub>CM</sub> Stepped from 0.5 V                                                                    | $T_J = 25^{\circ}C$                          | 60                 | 80                 |                    | 1     |
|                    |                                             | to 2.5 V                                                                                              | $T_J = -40^{\circ}C \text{ to } 85^{\circ}C$ | 56                 |                    |                    |       |
|                    |                                             | V <sup>+</sup> = 2.7 V to 5 V,                                                                        | T <sub>J</sub> = 25°C                        | 72                 | 114                |                    |       |
| PSRR               | Power supply rejection ratio                | $V_{CM} = 0.5 V$                                                                                      | $T_J = -40^{\circ}C \text{ to } 85^{\circ}C$ | 68                 |                    |                    | dB    |
|                    |                                             | $V^+ = 3 V \text{ to } 5 V,$<br>$V_{CM} = 0.5 V$<br>$V^+ = 5 V \text{ to } 12 V,$<br>$V_{CM} = 0.5 V$ | $T_J = 25^{\circ}C$                          | 76                 | 115                |                    |       |
|                    |                                             |                                                                                                       | $T_J = -40^{\circ}C \text{ to } 85^{\circ}C$ | 72                 |                    |                    |       |
|                    |                                             |                                                                                                       | T <sub>J</sub> = 25°C                        | 84                 | 117                |                    |       |
|                    |                                             |                                                                                                       | $T_J = -40^{\circ}C \text{ to } 85^{\circ}C$ | 80                 |                    |                    |       |
|                    |                                             |                                                                                                       | T <sub>.1</sub> = 25°C                       | -0.1               |                    | 3.1                |       |
| CMVR               | Input common-mode voltage                   | CMRR ≥ 50 dB                                                                                          | $T_J = -40^{\circ}C \text{ to } 85^{\circ}C$ | 0                  |                    | 3                  | V     |
|                    |                                             |                                                                                                       | T <sub>.1</sub> = 25°C                       | 75                 | 105                |                    |       |
|                    |                                             | Sinking, V <sub>O</sub> = 2.5 V                                                                       | $T_J = -40^{\circ}C \text{ to } 85^{\circ}C$ | 70                 |                    |                    |       |
| A <sub>VOL</sub>   | Large signal voltage gain                   |                                                                                                       | T <sub>J</sub> = 25°C                        | 75                 | 105                |                    | dB    |
|                    |                                             | Sourcing, $V_0 = 0.5 V$                                                                               | $T_J = -40^{\circ}C \text{ to } 85^{\circ}C$ | 70                 |                    |                    |       |
|                    |                                             |                                                                                                       | $T_J = 25^{\circ}C$                          | 2.85               | 2.9                |                    |       |
|                    | Output swing high                           | Output swing high $V_{ID} = 100 \text{ mV}$                                                           | $T_J = -40^{\circ}C \text{ to } 85^{\circ}C$ | 2.8                |                    |                    | -     |
| Vo                 |                                             |                                                                                                       | T <sub>J</sub> = 25°C                        |                    | 100                | 150                |       |
|                    | Output swing low                            | V <sub>ID</sub> = −100 mV                                                                             | $T_J = -40^{\circ}C \text{ to } 85^{\circ}C$ |                    |                    | 200                |       |
|                    |                                             | Sourcing<br>V <sub>ID</sub> = 100 mV                                                                  |                                              |                    | -500               | -225               |       |
| I <sub>SC</sub>    | Output short circuit current <sup>(6)</sup> | Sinking<br>V <sub>ID</sub> = −100 mV                                                                  |                                              | 225                | 1350               |                    | μA    |
|                    |                                             | $T_J = 25^{\circ}C$                                                                                   |                                              |                    | 0.88               | 1.2                |       |
| l <sub>S</sub>     | Supply current                              | $T_J = -40^{\circ}C$ to $85^{\circ}C$                                                                 |                                              |                    |                    | 1.5                | μA    |
|                    | (7)                                         | $A_V = 1$ , $V_O$ ramps from                                                                          | T <sub>J</sub> = 25°C                        | 5.25               | 7.7                |                    | V/ms  |
| SR                 | Slew rate <sup>(7)</sup>                    | 0.5 V to 2.5 V                                                                                        | $T_J = -40^{\circ}C \text{ to } 85^{\circ}C$ | 3.10               |                    |                    |       |

(1) Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device.

Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the (2) Statistical Quality Control (SQC) method.

(3) Typical values represent the most likely parametric norm at the time of characterization.

(4) Offset voltage drift is specified by design and/or characterization and is not tested in production. Offset voltage drift is determined by dividing the change in VOS at temperature extremes into the total temperature change.

(5) Positive current corresponds to current flowing into the device.

(6) The Short-Circuit Test is a momentary test. See Note 3 in Absolute Maximum Ratings.

Slew rate is the average of the rising and falling slew rates. (7)

Copyright © 2005-2016, Texas Instruments Incorporated



# **Electrical Characteristics: 3 V (continued)**

Unless otherwise specified, all limits are specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 3 V$ ,  $V^- = 0 V$ ,  $V_{CM} = V_O = V^+/2$ , and  $R_L = 100 \text{ k}\Omega$  to  $V^+/2$ .<sup>(1)</sup>

|                                 | PARAMETER                    | TEST CONDITIONS                   | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT        |
|---------------------------------|------------------------------|-----------------------------------|--------------------|--------------------|--------------------|-------------|
| GBW                             | Gain bandwidth product       | $R_L = 1 M\Omega$ , $C_L = 50 pF$ |                    | 27                 |                    | kHz         |
|                                 | Phase margin                 | $R_L = 1 M\Omega$ , $C_L = 50 pF$ |                    | 53                 |                    | 0           |
| en                              | Input-referred voltage noise | f = 100 Hz                        |                    | 320                |                    | nV/√Hz      |
|                                 |                              | f = 10 Hz                         |                    | 0.02               |                    | ~ ^ / / I = |
| in Input-referred current noise | f = 1 kHz                    |                                   | 0.01               |                    | pA/√Hz             |             |

### 6.6 Electrical Characteristics: 5 V

Unless otherwise specified, all limits are specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 5 V$ ,  $V^- = 0 V$ ,  $V_{CM} = V_O = V^+/2$ , and  $R_L = 100 \text{ k}\Omega$  to  $V^+/2$ .<sup>(1)</sup>

|                    | PARAMETER                                 | TEST CO                                                                               | NDITIONS                              | MIN <sup>(2)</sup>                    | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT  |  |
|--------------------|-------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|--------------------|--------------------|-------|--|
| V                  | Innut offect veltere                      | $T_J = 25^{\circ}C$                                                                   |                                       |                                       | ±0.2               | ±3                 | mV    |  |
| V <sub>OS</sub>    | Input offset voltage                      | $T_J = -40^{\circ}C$ to $85^{\circ}C$                                                 |                                       |                                       |                    | ±3.8               | mv    |  |
| TOV                | Input offset voltage drift <sup>(4)</sup> | $T_J = 25^{\circ}C$                                                                   |                                       |                                       | ±0.3               |                    | µV/°C |  |
| TC V <sub>OS</sub> | input onset voltage drift.                | $J_{\rm J} = -40^{\circ}{\rm C} \text{ to } 85^{\circ}{\rm C}$                        |                                       |                                       |                    | ±15                | μν/ C |  |
|                    |                                           | $V_{CM} = 0.5 V \qquad T_{J} = 25^{\circ}C$                                           | $T_J = 25^{\circ}C$                   | -1000                                 | -320               |                    |       |  |
|                    | Input bias current <sup>(5)</sup>         | V <sub>CM</sub> = 0.5 V                                                               | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | -1600                                 |                    |                    | pА    |  |
| I <sub>B</sub>     | input bias current.                       | V <sub>CM</sub> = 4.5 V                                                               | $T_J = 25^{\circ}C$                   |                                       | 110                | 800                | 800   |  |
|                    |                                           | V <sub>CM</sub> = 4.5 V                                                               | $T_J = -40^{\circ}C$ to $85^{\circ}C$ |                                       |                    | 1900               |       |  |
| I <sub>OS</sub>    | Input offset current                      |                                                                                       |                                       |                                       | ±10                |                    | pА    |  |
| CMRR               | Common mode rejection ratio               | V <sub>CM</sub> Stepped from                                                          | $T_J = 25^{\circ}C$                   | 80                                    | 115                |                    |       |  |
|                    |                                           |                                                                                       | 0 V to 2.5 V                          | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 73                 |                    |       |  |
|                    |                                           | V <sub>CM</sub> Stepped from                                                          | $T_J = 25^{\circ}C$                   | 75                                    | 107                |                    | dB    |  |
| CIVIKK             |                                           | 4.4 to 5 V                                                                            | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 68                                    |                    |                    |       |  |
|                    |                                           |                                                                                       |                                       | $T_J = 25^{\circ}C$                   | 65                 | 87                 |       |  |
|                    |                                           | 0.5 to 4.5 V                                                                          | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 62                                    |                    |                    |       |  |
|                    |                                           |                                                                                       | V <sup>+</sup> = 2.7 V to 5 V,        | $T_J = 25^{\circ}C$                   | 72                 | 114                |       |  |
|                    |                                           | V <sub>CM</sub> = 0.5 V                                                               | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 68                                    |                    |                    |       |  |
| PSRR               | Power supply rejection ratio              | $V^{+} = 3 V \text{ to } 5 V,$                                                        | $T_J = 25^{\circ}C$                   | 76                                    | 115                |                    | dB    |  |
| FORK               |                                           | $V_{CM} = 0.5 V$                                                                      | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 72                                    |                    |                    | uБ    |  |
|                    |                                           | V <sup>+</sup> = 5 V to 12 V,                                                         | $T_J = 25^{\circ}C$                   | 84                                    | 117                |                    |       |  |
|                    |                                           | $V_{CM} = 0.5 V$                                                                      | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 80                                    |                    |                    |       |  |
| CMVR               | Innut common mode voltage                 | CMRR ≥ 50 dB                                                                          | $T_J = 25^{\circ}C$                   | 0.1                                   |                    | 5.1                | V     |  |
| CIVIVK             | Input common-mode voltage                 | CIVIRR 2 50 UB                                                                        | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 0                                     |                    | 5                  | v     |  |
|                    |                                           | Sinking, $V_{\Omega} = 4.5 V$                                                         | $T_J = 25^{\circ}C$                   | 78                                    | 110                |                    | dB    |  |
| ٨                  | Large signal voltage gain                 | $Sinking, v_0 = 4.3 v$                                                                | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 73                                    |                    |                    |       |  |
| A <sub>VOL</sub>   | Larye signar vonaye yam                   | Sourcing $V_{-} = 0.5 V_{-}$                                                          | $T_J = 25^{\circ}C$                   | 78                                    | 110                |                    |       |  |
|                    |                                           | Sourcing, $V_0 = 0.5 \text{ V}$<br>$T_J = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 73                                    |                    |                    |       |  |

(1) Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device.

(2) Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the Statistical Quality Control (SQC) method.

(3) Typical values represent the most likely parametric norm at the time of characterization.

(4) Offset voltage drift is specified by design and/or characterization and is not tested in production. Offset voltage drift is determined by dividing the change in VOS at temperature extremes into the total temperature change.

- (5) Positive current corresponds to current flowing into the device.
- 6 Submit Documentation Feedback



### **Electrical Characteristics: 5 V (continued)**

Unless otherwise specified, all limits are specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 5 V$ ,  $V^- = 0 V$ ,  $V_{CM} = V_0 = V^+/2$ , and  $R_L = 100 \text{ k}\Omega$  to  $V^+/2$ .<sup>(1)</sup>

|                                      | PARAMETER                                   | TEST CON                                                         | IDITIONS                              | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT      |  |  |
|--------------------------------------|---------------------------------------------|------------------------------------------------------------------|---------------------------------------|--------------------|--------------------|--------------------|-----------|--|--|
|                                      | Output swing high                           | \/ 100 m\/                                                       | $T_J = 25^{\circ}C$                   | 4.8                | 4.89               |                    | V         |  |  |
| V                                    |                                             | V <sub>ID</sub> = 100 mV                                         | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 4.75               |                    |                    | v         |  |  |
| Vo                                   | Output owing low                            | \/ 100 m\/                                                       | $T_J = 25^{\circ}C$                   |                    | 110                | 200                | mV        |  |  |
| Output swing low                     | Output swing low                            | V <sub>ID</sub> = −100 mV                                        | $T_J = -40^{\circ}C$ to $85^{\circ}C$ |                    |                    | 250                | mv        |  |  |
|                                      |                                             | Sourcing to $V^-$<br>V <sub>ID</sub> = 100 mV                    |                                       |                    | -550               | -225               |           |  |  |
| I <sub>SC</sub> Output short circuit | Output short circuit current <sup>(6)</sup> | Sinking to V <sup>+</sup><br>V <sub>ID</sub> = $-100 \text{ mV}$ |                                       | 225                | 1350               |                    | μA        |  |  |
|                                      |                                             | $T_J = 25^{\circ}C$                                              |                                       |                    | 0.97               | 1.2                |           |  |  |
| I <sub>S</sub>                       | Supply current                              | $T_J = -40^{\circ}C$ to $85^{\circ}C$                            |                                       |                    |                    | 1.5                | μA        |  |  |
| SR                                   | Slew rate <sup>(7)</sup>                    | $A_V = 1$ , $V_O$ ramps from                                     | $T_J = 25^{\circ}C$                   | 5.25               | 7.5                |                    | V/ms      |  |  |
| SK                                   | Siew fale ?                                 | 0.5 V to 4.5 V $T_{\rm J} = -40^{\circ}$ C to 85°C               |                                       | 3.1                |                    |                    | v/ms      |  |  |
| GBW                                  | Gain bandwidth product                      | $R_L = 1 M\Omega$ , $C_L = 50 pF$                                |                                       |                    | 27                 |                    | kHz       |  |  |
|                                      | Phase margin                                | $R_L = 1 M\Omega$ , $C_L = 50 pF$                                |                                       |                    | 53                 |                    | o         |  |  |
| e <sub>n</sub>                       | Input-referred voltage noise                | f = 100 Hz                                                       |                                       |                    | 320                |                    | nV/√Hz    |  |  |
| :                                    | Input referred ourrent seize                | f = 10 Hz                                                        |                                       |                    | 0.02               |                    | n ∧ /₂/Ц= |  |  |
| In                                   | Input-referred current noise                | f = 1 kHz                                                        |                                       |                    | 0.01               |                    | pA/√Hz    |  |  |

(6) The Short-Circuit Test is a momentary test. See Note 3 in *Absolute Maximum Ratings*.

(7) Slew rate is the average of the rising and falling slew rates.

### 6.7 Electrical Characteristics: 12 V

Unless otherwise specified, all limits are specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 12$  V,  $V^- = 0$  V,  $V_{CM} = V_O = V^+/2$ , and  $R_L = 100$  k $\Omega$  to  $V^+/2$ .<sup>(1)</sup>

|                                      | PARAMETER                                   | TEST C                                       | ONDITIONS                             | MIN <sup>(2)</sup>                    | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT  |                   |  |  |
|--------------------------------------|---------------------------------------------|----------------------------------------------|---------------------------------------|---------------------------------------|--------------------|--------------------|-------|-------------------|--|--|
| V                                    | Input offect veltere                        | $T_J = 25^{\circ}C$                          |                                       |                                       | ±0.2               | ±3                 | m)/   |                   |  |  |
| V <sub>OS</sub> Input offset voltage |                                             | $T_J = -40^{\circ}C$ to $85^{\circ}C$        |                                       |                                       |                    | ±3.8               | mv    |                   |  |  |
| TOM                                  | land the standard set in the set of the (4) | $T_J = 25^{\circ}C$                          |                                       |                                       | ±0.3               |                    |       |                   |  |  |
| IC V <sub>OS</sub>                   | Input offset voltage drift <sup>(4)</sup>   | $T_J = -40^{\circ}C \text{ to } 85^{\circ}C$ |                                       |                                       |                    | ±15                | μν/-Ο |                   |  |  |
|                                      |                                             | N 05.V                                       | $T_J = 25^{\circ}C$                   | -1000                                 | -320               |                    |       |                   |  |  |
| I <sub>B</sub>                       | lanut hing gument (5)                       | V <sub>CM</sub> = 0.5 V                      | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | -1600                                 |                    |                    | pА    |                   |  |  |
|                                      | Input bias current <sup>(5)</sup>           |                                              | $T_J = 25^{\circ}C$                   |                                       | 110                | 800                |       |                   |  |  |
|                                      |                                             | V <sub>CM</sub> = 11.5 V                     | $T_J = -40^{\circ}C$ to $85^{\circ}C$ |                                       |                    | 1900               |       |                   |  |  |
| I <sub>OS</sub>                      | Input offset current                        |                                              |                                       |                                       | ±10                |                    | pА    |                   |  |  |
|                                      |                                             | V <sub>CM</sub> Stepped from                 | $T_J = 25^{\circ}C$                   | 75                                    | 115                |                    |       |                   |  |  |
|                                      |                                             | 0 V to 6 V                                   | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 70                                    |                    |                    |       |                   |  |  |
|                                      |                                             | V <sub>CM</sub> Stepped from                 | $T_J = 25^{\circ}C$                   | 75                                    | 110                |                    |       |                   |  |  |
| CMRR                                 | Common mode rejection ratio                 | 11.4 V to 12 V                               |                                       | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 68                 |                    |       | mV<br>µV/°C<br>pA |  |  |
|                                      |                                             | V <sub>CM</sub> Stepped from                 | $T_J = 25^{\circ}C$                   | 70                                    | 97                 |                    |       |                   |  |  |
|                                      |                                             | 0.5 V to 11.5 V                              | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 65                                    |                    |                    |       |                   |  |  |

(1) Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device.

(2) Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the Statistical Quality Control (SQC) method.

(3) Typical values represent the most likely parametric norm at the time of characterization.

(4) Offset voltage drift is specified by design and/or characterization and is not tested in production. Offset voltage drift is determined by dividing the change in VOS at temperature extremes into the total temperature change.

(5) Positive current corresponds to current flowing into the device.

Copyright © 2005–2016, Texas Instruments Incorporated



# Electrical Characteristics: 12 V (continued)

Unless otherwise specified, all limits are specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 12 V$ ,  $V^- = 0 V$ ,  $V_{CM} = V_O = V^+/2$ , and  $R_L = 100 k\Omega$  to  $V^+/2$ .<sup>(1)</sup>

|                  | PARAMETER                                   | TEST CO                               | NDITIONS                              | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT   |  |
|------------------|---------------------------------------------|---------------------------------------|---------------------------------------|--------------------|--------------------|--------------------|--------|--|
|                  |                                             | V <sup>+</sup> = 2.7 V to 5 V,        | $T_J = 25^{\circ}C$                   | 72                 | 114                |                    |        |  |
|                  | Power supply rejection ratio                | $V_{CM} = 0.5 V$                      | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 68                 |                    |                    |        |  |
| PSRR             |                                             | $V^+ = 3 V \text{ to } 5 V,$          | $T_J = 25^{\circ}C$                   | 76                 | 115                |                    |        |  |
| FORK             |                                             | $V_{CM} = 0.5 V$                      | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 72                 |                    |                    |        |  |
|                  |                                             | V <sup>+</sup> = 5 V to 12 V,         | $T_J = 25^{\circ}C$                   | 84                 | 117                |                    |        |  |
|                  |                                             | $V_{CM} = 0.5 V$                      | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 80                 |                    |                    |        |  |
| CMVR             | lanut common mode voltogo                   |                                       | $T_J = 25^{\circ}C$                   | -0.1               |                    | 12.1               | 12.1 V |  |
| CIVIVR           | Input common-mode voltage                   | CMRR ≥ 50 dB                          | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 0                  |                    | 12                 | v      |  |
|                  | Large signal voltage gain                   |                                       | $T_J = 25^{\circ}C$                   | 89                 | 110                |                    | dB     |  |
| ^                |                                             | Sinking, $V_0 = 0.5 V$                | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 84                 |                    |                    |        |  |
| A <sub>VOL</sub> |                                             | Sourcing $V = 115 V$                  | $T_J = 25^{\circ}C$                   | 89                 | 110                |                    | uБ     |  |
|                  |                                             | Sourcing, $V_0 = 11.5 V$              | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 84                 |                    |                    |        |  |
|                  | Output swing high<br>Output swing low       | V <sub>ID</sub> = 100 mV              | $T_J = 25^{\circ}C$                   | 11.8               | 11.85              |                    | V      |  |
|                  |                                             | $v_{ID} = 100 \text{ mv}$             | $T_J = -40^{\circ}C$ to $85^{\circ}C$ | 11.72              |                    |                    | v      |  |
| Vo               |                                             | V <sub>ID</sub> = −100 mV             | $T_J = 25^{\circ}C$                   |                    | 150                | 200                | mV     |  |
|                  |                                             | $v_{\text{ID}} = -100 \text{ mV}$     |                                       |                    | 280                | IIIV               |        |  |
|                  |                                             | Sourcing<br>V <sub>ID</sub> = 100 mV  |                                       |                    | -650               | -200               | μA     |  |
| I <sub>SC</sub>  | Output short circuit current <sup>(6)</sup> | Sinking<br>V <sub>ID</sub> = −100 mV  |                                       | 200                | 1300               |                    |        |  |
|                  | Queenku europent                            | $T_J = 25^{\circ}C$                   |                                       |                    | 1.2                | 1.75               | ۵      |  |
| I <sub>S</sub>   | Supply current                              | $T_J = -40^{\circ}C$ to $85^{\circ}C$ |                                       |                    |                    | 2.5                | μA     |  |
| SR               | Slew rate <sup>(7)</sup>                    | A 1 1/ rompod from                    | 1 \/ to 11 \/                         | 5.25               | 7                  |                    | 1//220 |  |
| SK               | Siew fale.                                  | $A_V = 1$ , $V_O$ ramped from         |                                       | 3.1                |                    |                    | V/ms   |  |
| GBW              | Gain bandwidth product                      | $R_L = 1 M\Omega$ , $C_L = 50 pF$     |                                       |                    | 25                 |                    | kHz    |  |
|                  | Phase margin                                | $R_L = 1 M\Omega, C_L = 50 pF$        |                                       |                    | 52                 |                    | 0      |  |
| e <sub>n</sub>   | Input-referred voltage noise                | f = 100 Hz                            |                                       |                    | 320                |                    | nV/√Hz |  |
|                  | land aformed compact of the s               | f = 10 Hz                             |                                       | 0.02               |                    |                    |        |  |
| In               | Input-referred current noise                | f = 1 kHz                             |                                       |                    | 0.01               |                    | pA/√Hz |  |

(6) The Short-Circuit Test is a momentary test. See Note 3 in *Absolute Maximum Ratings*.

(7) Slew rate is the average of the rising and falling slew rates.



# 6.8 Typical Characteristics

At  $T_J = 25^{\circ}$ C, unless otherwise specified.



Texas Instruments

www.ti.com

# **Typical Characteristics (continued)**

At  $T_J = 25^{\circ}$ C, unless otherwise specified.





# **Typical Characteristics (continued)**







# **Typical Characteristics (continued)**

#### At $T_J = 25^{\circ}$ C, unless otherwise specified.





# **Typical Characteristics (continued)**

At  $T_J = 25^{\circ}C$ , unless otherwise specified.





# 7 Detailed Description

### 7.1 Overview

The LPV511 is a micropower operational amplifier that operates from a voltage supply range as wide as 2.7 V to 12 V with ensured specifications at 3 V, 5 V, and 12 V. The LPV511 exhibits an excellent speed-to-power ratio, drawing only 880 nA of supply current with a bandwidth of 27 kHz.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

The LPV511 has a rail-to-rail input which provides more flexibility for the system designer. As can be seen from *Functional Block Diagram*, rail-to-rail input is achieved by using in parallel, one PNP differential pair and one NPN differential pair. When the common mode input voltage ( $V_{CM}$ ) is near V<sup>+</sup>, the NPN pair is on and the PNP pair is off. When  $V_{CM}$  is near V<sup>-</sup>, the NPN pair is off and the PNP pair is on. When  $V_{CM}$  is between V<sup>+</sup> and V<sup>-</sup>, internal logic decides how much current each differential pair will get. This special logic ensures stable and low distortion amplifier operation within the entire common mode voltage range.

# 7.4 Device Functional Modes

#### 7.4.1 Input Stage

Because both input stages have their own offset voltage ( $V_{OS}$ ) characteristic, the offset voltage of the LPV511 becomes a function of  $V_{CM}$ .  $V_{OS}$  has a crossover point at 1 V below V<sup>+</sup>. See the  $V_{OS}$  vs  $V_{CM}$  curve in *Typical Characteristics*. Caution must be taken in situations where the input signal amplitude is comparable to the  $V_{OS}$  value and/or the design requires high accuracy. In these situations, it is necessary for the input signal to avoid the crossover point.

The input bias current,  $I_B$  will change in value and polarity as the input crosses the transition region. In addition, parameters such as PSRR and CMRR which involve the input offset voltage will also be affected by changes in  $V_{CM}$  across the differential pair transition region.

Differential input voltage is the difference in voltage between the noninverting (+) input and the inverting input (-) of the op amp. Due to the three series diodes across the two inputs, the absolute maximum differential input voltage is  $\pm 2.1$  V. This may not be a problem to most conventional op amp designs; however, designers **must** avoid using the LPV511 as a comparator.



#### **Device Functional Modes (continued)**

#### 7.4.2 Output Stage

The LPV511 output voltage swing 100 mV from rails at 3-V supply, which provides the maximum possible dynamic range at the output. This is particularly important when operating on low supply voltages.

The LPV511 maximum output voltage swing defines the maximum swing possible under a particular output load. The LPV511 output swings 110 mV from the rail at 5-V supply with an output load of 100 k $\Omega$ .

#### 7.4.3 Driving Capacitive Load

The LPV511 is internally compensated for stable unity gain operation, with a 27-kHz typical gain bandwidth. However, the unity gain follower is the most sensitive configuration to capacitive load. Direct capacitive loading reduces the phase margin of the op amp. When the output is required to drive a large capacitive load, greater than 100 pF, a small series resistor at the output of the amplifier improves the phase margin (see Figure 27).

In Figure 27, the isolation resistor  $R_{ISO}$  and the load capacitor  $C_L$  form a pole to increase stability by adding more phase margin to the overall system. The desired performance depends on the value of  $R_{ISO}$ . The bigger the  $R_{ISO}$  resistor value, the more stable  $V_{OUT}$  will be. But the DC accuracy is degraded when the  $R_{ISO}$  gets bigger. If there were a load resistor in Figure 27, the output voltage would be divided by  $R_{ISO}$  and the load resistor.



Copyright © 2016, Texas Instruments Incorporated

Figure 27. Resistive Isolation of Capacitive Load

TEXAS INSTRUMENTS

www.ti.com

### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LPV511 is fabricated with Texas Instrument's state-of-the-art VIP50C process.

### 8.2 Typical Applications

#### 8.2.1 Battery Current Sensing

The rail-to-rail common mode input range and the very low quiescent current make the LPV511 ideal to use in high-side and low-side battery current sensing applications. The high-side current sensing circuit in Figure 28 is commonly used in a battery charger to monitor the charging current to prevent over charging. A sense resistor  $R_{SENSE}$  is connected to the battery directly.



Figure 28. High Side Current Sensing

#### 8.2.1.1 Design Requirements

The high-side current-sensing circuit (Figure 28) is commonly used in a battery charger to monitor charging current to prevent overcharging. A sense resistor RSENSE is connected to the battery directly. This system requires an op amp with rail-to-rail input. The LPV511 ideal for this application because its common-mode input range extends up to the positive supply.

#### 8.2.1.2 Detailed Design Procedure

As seen in Figure 28, the  $I_{CHARGE}$  current flowing through sense resistor  $R_{SENSE}$  develops a voltage drop equal to  $V_{SENSE}$ . The voltage at the negative sense point will now be less than the positive sense point by an amount proportional to the  $V_{SENSE}$  voltage.

The low-bias currents of the LPV511 cause little voltage drop through  $R_2$ , so the negative input of the LPV551 amplifier is at essentially the same potential as the negative sense input.

The LPV511 will detect this voltage error between its inputs and servo the transistor base to conduct more current through Q1, increasing the voltage drop across  $R_1$  until the LPV511 inverting input matches the noninverting input. At this point, the voltage drop across  $R_1$  now matches  $V_{\text{SENSE}}$ .

 $I_{G}$ , a current proportional to  $I_{CHARGE}$ , will flow according to the following relation to:

 $I_G = V_{RSENSE} / R_1 = (R_{SENSE} \times I_{CHARGE}) / R_1$ 



(3)

#### **Typical Applications (continued)**

 $I_G$  also flows through the gain resistor  $R_3$  developing a voltage drop equal to:

$$V_{3} = I_{G} \times R_{3} = (V_{RSENSE} / R_{1}) \times R_{3} = ((R_{SENSE} \times I_{CHARGE}) / R_{2}) \times R_{3}$$

$$V_{OUT} = (R_{SENSE} \times I_{CHARGE}) \times G$$
(2)
where

where

• 
$$G = R_3 / R_1$$

#### 8.2.1.3 Application Curve

Figure 29 shows the results of the example current sense circuit.



The error after 4 V where transistor Q1 runs out of headroom and saturates, limiting the upper output swing.

Figure 29. Current Sense Amplifier Results

#### 8.2.2 Summing Amplifier

The LPV511 operational amplifier is a perfect fit in a summing amplifier circuit because of the rail-to-rail input and output and the sub-micro Amp quiescent current. In this configuration, the amplifier outputs the sum of the three input voltages.

Equation 4 shows the ratio of the sum and the output voltage is defined using feedback and input resistors.

$$V_{OUT} = R_F \left( \frac{V_{REF} - V_1}{R_1} + \frac{V_{REF} - V_2}{R_2} + \frac{V_{REF} - V_3}{R_3} \right) + V_{REF}$$

$$(4)$$

$$V_1 \longrightarrow R_2 \qquad R_F \qquad V_2 \longrightarrow V_{V_1} \qquad V_{V_1} \longrightarrow V_{V_1} \qquad V_{V_1} \longrightarrow V_{V_1} \qquad V_{V_1} \longrightarrow V_{V_1} \rightarrow V$$

Figure 30. Summing Amplifier Circuit

### 8.3 Dos and Don'ts

Do properly bypass the power supplies.

Do add series resistence to the output when driving capacitive loads, particularly cables, Muxes and ADC inputs.

Do add series current limiting resistors and external Schottky clamp diodes if input voltage is expected to exceed the supplies. Limit the current to 1 mA or less (1 k $\Omega$  per volt).



### 9 Power Supply Recommendations

The LPV80x is specified for operation from 1.6 V to 5.5 V ( $\pm$ 0.8 V to  $\pm$ 2.75 V) over a –40°C to 125°C temperature range. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Electrical Characteristics:* 3 V.

### CAUTION

Supply voltages larger than 13.2 V can permanently damage the device.

For proper operation, the power supplies bust be properly decoupled. For decoupling the supply lines it is suggested that 100 nF capacitors be placed as close as possible to the operational amplifier power supply pins. For single supply, place a capacitor between V<sup>+</sup> and V<sup>-</sup> supply leads. For dual supplies, place one capacitor between V<sup>+</sup> and ground, and one capacitor between V<sup>-</sup> and ground.

Low bandwidth nanopower devices do not have good high frequency (> 1 kHz) AC PSRR rejection against highfrequency switching supplies and other 1 kHz and above noise sources, so extra supply filtering is recommended if kilohertz or above noise is expected on the power supply lines.

# 10 Layout

#### **10.1 Layout Guidelines**

- The V<sup>+</sup> pin should be bypassed to ground with a low-ESR capacitor.
- The optimum placement is closest to the V<sup>+</sup> and ground pins.
- Take care to minimize the loop area formed by the bypass capacitor connection between V<sup>+</sup> and ground.
- The ground pin should be connected to the PCB ground plane at the pin of the device.
- The feedback components should be placed as close to the device as possible minimizing strays.

### **10.2 Layout Example**



Figure 31. SOT-23 Layout Example



# **11** Device and Documentation Support

### **11.1 Device Support**

#### 11.1.1 Development Support

LPV511 PSPICE Model, http://www.ti.com/lit/zip/snom023

TINA-TI SPICE-Based Analog Simulation Program, http://www.ti.com/tool/tina-ti

DIP Adapter Evaluation Module, http://www.ti.com/tool/dip-adapter-evm

TI Universal Operational Amplifier Evaluation Module, http://www.ti.com/tool/opampevm

TI Filterpro Software, http://www.ti.com/tool/filterpro

#### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

- Handbook of Operational Amplifier Applications (SBOA092)
- Compensate Transimpedance Amplifiers Intuitively (SBOA055)
- Circuit Board Layout Techniques (SLOA089)
- AN-1803 Design Considerations for a Transimpedance Amplifier (SNOA515)

### 11.3 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LPV511MG/NOPB    | ACTIVE        | SC70         | DCK                | 5    | 1000           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 85    | A91                     | Samples |
| LPV511MGX/NOPB   | ACTIVE        | SC70         | DCK                | 5    | 3000           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 85    | A91                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LPV511MG/NOPB               | SC70            | DCK                | 5 | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LPV511MGX/NOPB              | SC70            | DCK                | 5 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |



# PACKAGE MATERIALS INFORMATION

29-Oct-2021



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LPV511MG/NOPB  | SC70         | DCK             | 5    | 1000 | 208.0       | 191.0      | 35.0        |
| LPV511MGX/NOPB | SC70         | DCK             | 5    | 3000 | 208.0       | 191.0      | 35.0        |

# **DCK0005A**



# **PACKAGE OUTLINE**

# SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



# **DCK0005A**

# **EXAMPLE BOARD LAYOUT**

# SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

Publication IPC-7351 may have alternate designs.
 Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DCK0005A

# **EXAMPLE STENCIL DESIGN**

# SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

10. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated