



**www.ti.com**................................................................................................................................................. SLOS217H –JULY 1998–REVISED SEPTEMBER 2009

# **420-MHz HIGH-SPEED CURRENT-FEEDBACK AMPLIFIER**

**Check for Samples: [THS3001](https://commerce.ti.com/stores/servlet/SCSAMPLogon?storeId=10001&langId=-1&catalogId=10001&reLogonURL=SCSAMPLogon&URL=SCSAMPSBDResultDisplay&GPN1=ths3001)**

- - **– 420-MHz Bandwidth (G = 1, -3 dB) • Imaging**
	- **– 6500-V/μs Slew Rate • High-Quality Video**
	- **– 40-ns Settling Time (0.1%)**
- **High Output Drive:**  $I_0 = 100$  mA
- **• Excellent Video Performance**
	- **– 115-MHz Bandwidth (0.1 dB, G = 2)**
	- **– 0.01% Differential Gain**
	- **– 0.02° Differential Phase**
- **• Low 3-mV (max) Input Offset Voltage**
- **• Very Low Distortion:**

**DESCRIPTION**

- **– THD = –96 dBc at f = 1 MHz**
- **RELATED DEVICES – THD = –80 dBc at f = 10 MHz**
- **• Wide Range of Power Supplies:**
	- $-$  **V**<sub>CC</sub> =  $\pm$ 4.5 **V** to  $\pm$ 16 **V**
- **• Evaluation Module Available**

## **<sup>1</sup>FEATURES APPLICATIONS**

- <span id="page-0-0"></span>**<sup>2</sup>• High Speed: • Communication**
	-
	-



NC − No internal connection



The THS3001 is a high-speed current-feedback operational amplifier, ideal for communication, imaging, and high-quality video applications. This device offers a very fast 6500-V/μs slew rate, a 420-MHz bandwidth, and 40-ns settling time for large-signal applications requiring excellent transient response. In addition, the THS3001 operates with a very low distortion of –96 dBc, making it well suited for applications such as wireless communication basestations or ultrafast ADC or DAC buffers.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Æ Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

## **[THS3001](http://focus.ti.com/docs/prod/folders/print/ths3001.html)**



### SLOS217H –JULY 1998–REVISED SEPTEMBER 2009................................................................................................................................................. **www.ti.com**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

<span id="page-1-2"></span>

### **AVAILABLE OPTIONS(1)**

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at [www.ti.com](http://www.ti.com).

## <span id="page-1-1"></span>**ABSOLUTE MAXIMUM RATINGS(1)**

over operating free-air temperature range (unless otherwise noted)



(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

The absolute maximum temperature under any condition is limited by the constraints of the silicon process.

(3) The maximum junction temperature for continuous operation is limited by package constraints. Operation above this temperature may result in reduced reliability and/or lifetime of the device.

## <span id="page-1-0"></span>**DISSIPATION RATING TABLE**



This data was taken using the JEDEC standard High-K test PCB.

(2) Power rating is determined with a junction temperature of 125°C. This is the point where distortion starts to substantially increase. Thermal management of the final PCB should strive to keep the junction temperature at or below 125°C for best performance and long term reliability.



T

## **RECOMMENDED OPERATING CONDITIONS**



## **ELECTRICAL CHARACTERISTICS**

At T<sub>A</sub> = 25°C, R<sub>L</sub> = 150 Ω, R<sub>F</sub> = 1 kΩ (unless otherwise noted)



(1) Full range =  $0^{\circ}$ C to 70°C for the THS3001C and -40°C to 85°C for the THS30011.<br>(2) Observe power dissipation ratings to keep the junction temperature below absolute

(2) Observe power dissipation ratings to keep the junction temperature below absolute maximum when the output is heavily loaded or shorted. See Absolute [Maximum](#page-1-1) Ratings table.

SLOS217H –JULY 1998–REVISED SEPTEMBER 2009................................................................................................................................................. **www.ti.com**



## **ELECTRICAL CHARACTERISTICS (continued)**

At T<sub>A</sub> = 25°C, R<sub>L</sub> = 150  $\Omega$ , R<sub>F</sub> = 1 k $\Omega$  (unless otherwise noted)



## **OPERATING CHARACTERISTICS**

 $T_A = 25^{\circ}\text{C}, R_1 = 150 \Omega, R_F = 1 \text{ k}\Omega$  (unless otherwise noted)



(1) Slew rate is measured from an output level range of 25% to 75%.

(2) Full power bandwidth is defined as the frequency at which the output has 3% THD.





**www.ti.com**................................................................................................................................................. SLOS217H –JULY 1998–REVISED SEPTEMBER 2009

### **PARAMETER MEASUREMENT INFORMATION**



**Figure** 1. **Test Circuit, Gain = 1 +**  $(R_F/R_G)$ 

## **TYPICAL CHARACTERISTICS**

## **Table of Graphs**



Texas INSTRUMENTS

SLOS217H –JULY 1998–REVISED SEPTEMBER 2009................................................................................................................................................. **www.ti.com**





**www.ti.com**................................................................................................................................................. SLOS217H –JULY 1998–REVISED SEPTEMBER 2009





 $\text{SLOS217H}-\text{JULY 1998}-\text{REVISED SEPTEMBER 2009} \text{WWW}\text{.}$ 





**www.ti.com**................................................................................................................................................. SLOS217H –JULY 1998–REVISED SEPTEMBER 2009







![](_page_10_Picture_0.jpeg)

![](_page_10_Figure_2.jpeg)

![](_page_10_Figure_3.jpeg)

**Differential Gain − %**

Differential Gain - %

**Differential Phase − Degrees**

Differential Phase - Degrees

![](_page_10_Figure_4.jpeg)

Texas INSTRUMENTS

 $\text{SLOS217H}-\text{JULY 1998}-\text{REVISED SEPTEMBER 2009} \text{WWW}\text{.}$ 

![](_page_11_Figure_3.jpeg)

![](_page_12_Figure_1.jpeg)

![](_page_12_Figure_2.jpeg)

Texas

INSTRUMENTS

SLOS217H –JULY 1998–REVISED SEPTEMBER 2009................................................................................................................................................. **www.ti.com**

![](_page_13_Figure_3.jpeg)

![](_page_14_Figure_1.jpeg)

![](_page_14_Figure_2.jpeg)

Texas

INSTRUMENTS

SLOS217H –JULY 1998–REVISED SEPTEMBER 2009................................................................................................................................................. **www.ti.com**

![](_page_15_Figure_3.jpeg)

![](_page_16_Picture_1.jpeg)

**www.ti.com**................................................................................................................................................. SLOS217H –JULY 1998–REVISED SEPTEMBER 2009

![](_page_16_Figure_3.jpeg)

### Copyright © 1998–2009, Texas Instruments Incorporated **Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLOS217HH&partnum=THS3001) Feedback** 17

**[THS3001](http://focus.ti.com/docs/prod/folders/print/ths3001.html)**

SLOS217H –JULY 1998–REVISED SEPTEMBER 2009................................................................................................................................................. **www.ti.com**

![](_page_17_Picture_2.jpeg)

## **APPLICATION INFORMATION**

### **THEORY OF OPERATION**

The THS3001 is a high-speed, operational amplifier configured in a current-feedback architecture. The device is built using a 30-V, dielectrically isolated, complementary bipolar process with NPN and PNP transistors possessing  $f<sub>T</sub>$ s of several GHz. This configuration implements an exceptionally high-performance amplifier that has a wide bandwidth, high slew rate, fast settling time, and low distortion. A simplified schematic is shown in [Figure](#page-17-0) 47.

![](_page_17_Figure_7.jpeg)

<span id="page-17-0"></span>**Figure 47. Simplified Schematic**

![](_page_18_Picture_0.jpeg)

**www.ti.com**................................................................................................................................................. SLOS217H –JULY 1998–REVISED SEPTEMBER 2009

## **RECOMMENDED FEEDBACK AND GAIN RESISTOR VALUES**

The THS3001 is fabricated using Texas Instruments 30-V complementary bipolar process, HVBiCOM. This process provides the excellent isolation and extremely high slew rates that result in superior distortion characteristics.

As with all current-feedback amplifiers, the bandwidth of the THS3001 is an inversely proportional function of the value of the feedback resistor (see Figures 26 to 34). The recommended resistors for the optimum frequency response are shown in [Table](#page-18-0) 1. These should be used as a starting point and once optimum values are found, 1% tolerance resistors should be used to maintain frequency response characteristics. For most applications, a feedback resistor value of 1 kΩ is recommended - a good compromise between bandwidth and phase margin that yields a stable amplifier.

Consistent with current-feedback amplifiers, increasing the gain is best accomplished by changing the gain resistor, not the feedback resistor. This is because the bandwidth of the amplifier is dominated by the feedback resistor value and internal dominant-pole capacitor. The ability to control the amplifier gain independent of the bandwidth constitutes a major advantage of current-feedback amplifiers over conventional voltage-feedback amplifiers. Therefore, once a frequency response is found suitable to a particular application, adjust the value of the gain resistor to increase or decrease the overall amplifier gain.

<span id="page-18-0"></span>Finally, it is important to realize the effects of the feedback resistance on distortion. Increasing the resistance decreases the loop gain and increases the distortion. It is also important to know that decreasing load impedance increases total harmonic distortion (THD). Typically, the third-order harmonic distortion increases more than the second-order harmonic distortion.

![](_page_18_Picture_827.jpeg)

### **Table 1. Recommended Resistor Values for Optimum Frequency Response**

## **OFFSET VOLTAGE**

The output offset voltage, (V<sub>OO</sub>) is the sum of the input offset voltage (V<sub>IO</sub>) and both input bias currents (I<sub>IB</sub>) times the corresponding gains. The following schematic and formula can be used to calculate the output offset voltage:

![](_page_18_Figure_12.jpeg)

### **Figure 48. Output Offset Voltage Model**

SLOS217H –JULY 1998–REVISED SEPTEMBER 2009................................................................................................................................................. **www.ti.com**

![](_page_19_Picture_2.jpeg)

## **NOISE CALCULATIONS**

Noise can cause errors on small signals. This is especially true for amplifying small signals coming over a transmission line or an antenna. The noise model for current-feedback amplifiers (CFB) is the same as for voltage feedback amplifiers (VFB). The only difference between the two is that CFB amplifiers generally specify different current-noise parameters for each input, while VFB amplifiers usually only specify one noise-current parameter. The noise model is shown in [Figure](#page-19-0) 49. This model includes all of the noise sources as follows:

- $e_n$  = Amplifier internal voltage noise (nV/ $\sqrt{Hz}$ )
- $IN + =$  Nonverting current noise (pA/ $\sqrt{Hz}$ )
- IN- = Inverting current noise ( $pA/\sqrt{Hz}$ )
- $e_{Rx}$  = Thermal voltage noise associated with each resistor ( $e_{Rx}$  = 4 kTR<sub>x</sub>)

![](_page_19_Figure_10.jpeg)

**Figure 49. Noise Model**

<span id="page-19-0"></span>The total equivalent input noise density  $(e_{ni})$  is calculated by using the following equation:

$$
e_{ni}=\sqrt{\left(e_{n}\right)^{2}+\left(\text{IN}+\times\text{R}_{S}\right)^{2}+\left(\text{IN}-\times\left(\text{R}_{F}\,\|\,\text{R}_{G}\right)\right)^{2}+4\,\text{kTR}_{S}+4\,\text{kT}\!\left(\text{R}_{F}\,\|\,\text{R}_{G}\right)}
$$

Where:

k = Boltzmann's constant = 1.380658  $\times$  10<sup>-23</sup> T = Temperature in degrees Kelvin (273 +  $\textdegree$ C)  $R_F$  ||  $R_G$  = Parallel resistance of  $R_F$  and  $R_G$ 

To get the equivalent output noise of the amplifier, just multiply the equivalent input noise density ( $e_{ni}$ ) by the overall amplifier gain  $(A_V)$ .

$$
e_{\text{no}} = e_{\text{ni}} A_{\text{V}} = e_{\text{ni}} \left( 1 + \frac{R_F}{R_G} \right)
$$
 (Noninverting Case)

As the previous equations show, to keep noise at a minimum, small value resistors should be used. As the closed-loop gain is increased (by reducing  $R_G$ ), the input noise is reduced considerably because of the parallel resistance term. This leads to the general conclusion that the most dominant noise sources are the source resistor (R<sub>S</sub>) and the internal amplifier noise voltage (e<sub>n</sub>). Because noise is summed in a root-mean-squares method, noise sources smaller than 25% of the largest noise source can be effectively ignored. This can greatly simplify the formula and make noise calculations much easier.

![](_page_20_Picture_0.jpeg)

## **SLEW RATE**

The slew rate performance of a current-feedback amplifier, like the THS3001, is affected by many different factors. Some of these factors are external to the device, such as amplifier configuration and PCB parasitics, and others are internal to the device, such as available currents and node capacitance. Understanding some of these factors should help the PCB designer arrive at a more optimum circuit with fewer problems.

Whether the THS3001 is used in an inverting amplifier configuration or a noninverting configuration can impact the output slew rate. As can be seen from the specification tables as well as some of the figures in this data sheet, slew-rate performance in the inverting configuration is faster than in the noninverting configuration. This is because in the inverting configuration the input terminals of the amplifier are at a virtual ground and do not significantly change voltage as the input changes. Consequently, the time to charge any capacitance on these input nodes is less than for the noninverting configuration, where the input nodes actually do change in voltage an amount equal to the size of the input step. In addition, any PCB parasitic capacitance on the input nodes degrades the slew rate further simply because there is more capacitance to charge. Also, if the supply voltage  $(V<sub>CC</sub>)$  to the amplifier is reduced, slew rate decreases because there is less current available within the amplifier to charge the capacitance on the input nodes as well as other internal nodes.

Internally, the THS3001 has other factors that impact the slew rate. The amplifier's behavior during the slew-rate transition varies slightly depending upon the rise time of the input. This is because of the way the input stage handles faster and faster input edges. Slew rates (as measured at the amplifier output) of less than about 1500 V/μs are processed by the input stage in a linear fashion. Consequently, the output waveform smoothly transitions between initial and final voltage levels. This is shown in [Figure](#page-20-0) 50. For slew rates greater than 1500 V/μs, additional slew-enhancing transistors present in the input stage begin to turn on to support these faster signals. The result is an amplifier with extremely fast slew-rate capabilities. [Figure](#page-20-0) 50 and Figure 51 show waveforms for these faster slew rates. The additional aberrations present in the output waveform with these faster-slewing input signals are due to the brief saturation of the internal current mirrors. This phenomenon, which typically lasts less than 20 ns, is considered normal operation and is not detrimental to the device in any way. If for any reason this type of response is not desired, then increasing the feedback resistor or slowing down the input-signal slew rate reduces the effect.

<span id="page-20-0"></span>![](_page_20_Figure_8.jpeg)

SLOS217H –JULY 1998–REVISED SEPTEMBER 2009................................................................................................................................................. **www.ti.com**

![](_page_21_Picture_2.jpeg)

## **DRIVING A CAPACITIVE LOAD**

Driving capacitive loads with high-performance amplifiers is not a problem as long as certain precautions are taken. The first is to realize that the THS3001 has been internally compensated to maximize its bandwidth and slew-rate performance. When the amplifier is compensated in this manner, capacitive loading directly on the output will decrease the device's phase margin leading to high-frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, it is recommended that a resistor be placed in series with the output of the amplifier, as shown in [Figure](#page-21-0) 52. A minimum value of 20Ω should work well for most applications. For example, in 75- $\Omega$  transmission systems, setting the series resistor value to 75  $\Omega$  both isolates any capacitance loading and provides the proper line impedance matching at the source end.

<span id="page-21-0"></span>![](_page_21_Figure_6.jpeg)

**Figure 52. Driving a Capacitive Load**

![](_page_22_Picture_0.jpeg)

**www.ti.com**................................................................................................................................................. SLOS217H –JULY 1998–REVISED SEPTEMBER 2009

### **PCB DESIGN CONSIDERATIONS**

Proper PCB design techniques in two areas are important to ensure proper operation of the THS3001. These areas are high-speed layout techniques and thermal-management techniques. Because the THS3001 is a high-speed part, the following guidelines are recommended.

- Ground plane It is essential that a ground plane be used on the board to provide all components with a low inductive ground connection, but should be removed from below the output and negative input pins as noted below.
- The DGN package option includes a thermal pad for increased thermal performance. When using this package, it is recommended to distribute the negative supply as a power plane, and tie the thermal pad to this supply with multiple vias for proper power dissipation. It is not recommended to tie the thermal pad to ground when using split supply (±V) as this will cause worse distortion performance than shown in this data sheet.
- Input stray capacitance To minimize potential problems with amplifier oscillation, the capacitance at the inverting input of the amplifiers must be kept to a minimum. To do this, PCB trace runs to the inverting input must be as short as possible, the ground plane must be removed under any etch runs connected to the inverting input, and external components should be placed as close as possible to the inverting input. This is especially true in the noninverting configuration. An example of this can be seen in [Figure](#page-22-0) 53, which shows what happens when a 1-pF capacitor is added to the inverting input terminal. The bandwidth increases at the expense of peaking. This is because some of the error current is flowing through the stray capacitor instead of the inverting node of the amplifier. Although, while the device is in the inverting mode, stray capacitance at the inverting input has a minimal effect. This is because the inverting node is at a virtual ground and the voltage does not fluctuate nearly as much as in the noninverting configuration. This can be seen in [Figure](#page-22-0) 54, where a 10-pF capacitor adds only 0.35 dB of peaking. In general, as the gain of the system increases, the output peaking due to this capacitor decreases. While this can initially look like a faster and better system, overshoot and ringing are more likely to occur under fast transient conditions. So proper analysis of adding a capacitor to the inverting input node should be performed for stable operation.

<span id="page-22-0"></span>![](_page_22_Figure_8.jpeg)

• Proper power-supply decoupling - Use a minimum 6.8-μF tantalum capacitor in parallel with a 0.1-μF ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1-μF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-μF capacitor should be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting etch makes the capacitor less effective. The designer should strive for distances of less than 0.1 inch between the device power terminal and the ceramic capacitors.

SLOS217H –JULY 1998–REVISED SEPTEMBER 2009................................................................................................................................................. **www.ti.com**

![](_page_23_Picture_2.jpeg)

## **THERMAL INFORMATION**

The THS3001 incorporates output-current-limiting protection. Should the output become shorted to ground, the output current is automatically limited to the value given in the data sheet. While this protects the output against excessive current, the device internal power dissipation increases due to the high current and large voltage drop across the output transistors. Continuous output shorts are not recommended and could damage the device. Additionally, connection of the amplifier output to one of the supply rails  $(\pm V_{CC})$  is not recommended. Failure of the device is possible under this condition and should be avoided. But, the THS3001 does not incorporate thermal-shutdown protection. Because of this, special attention must be paid to the device's power dissipation or failure may result.

The thermal coefficient  $\theta_{JA}$  is approximately 169°C/W for the SOIC 8-pin D package. For a given  $\theta_{JA}$ , the maximum power dissipation, shown in [Figure](#page-23-0) 55, is calculated by the following formula:

$$
P_D = \begin{pmatrix} T_{MAX} - T_A \\ \theta_{JA} \end{pmatrix}
$$

Where:

 $P_D$  = Maximum power dissipation of THS3001 (watts)  $T_{MAX}$  = Absolute maximum junction temperature (150°C)<br>  $T_A$  = Free-ambient air temperature (°C)

 $T_A$  = Free-ambient air temperature (°C)<br> $\theta_{IA}$  = Thermal coefficient from die junction

 $=$  Thermal coefficient from die junction to ambient air ( $°C/W$ )

![](_page_23_Figure_12.jpeg)

<span id="page-23-0"></span>**Figure 55. Maximum Power Dissipation vs Free-Air Temperature**

![](_page_24_Picture_0.jpeg)

**[THS3001](http://focus.ti.com/docs/prod/folders/print/ths3001.html)**

### **GENERAL CONFIGURATIONS**

A common error for the first-time CFB user is the creation of a unity gain buffer amplifier by shorting the output directly to the inverting input. A CFB amplifier in this configuration will oscillate and is not recommended. The THS3001, like all CFB amplifiers, must have a feedback resistor for stable operation. Additionally, placing capacitors directly from the output to the inverting input is not recommended. This is because, at high frequencies, a capacitor has a low impedance. This results in an unstable amplifier and should not be considered when using a current-feedback amplifier. Because of this, integrators and simple low-pass filters, which are easily implemented on a VFB amplifier, have to be designed slightly differently. If filtering is required, simply place an RC-filter at the noninverting terminal of the operational-amplifier (see [Figure](#page-24-0) 56).

![](_page_24_Figure_5.jpeg)

**Figure 56. Single-Pole Low-Pass Filter**

<span id="page-24-0"></span>If a multiple-pole filter is required, the use of a Sallen-Key filter can work well with CFB amplifiers. This is because the filtering elements are not in the negative feedback loop and stability is not compromised. Because of their high slew rates and high bandwidths, CFB amplifiers can create accurate signals and help minimize distortion. An example is shown in [Figure](#page-24-1) 57.

![](_page_24_Figure_8.jpeg)

**Figure 57. 2-Pole Low-Pass Sallen-Key Filter**

<span id="page-24-2"></span><span id="page-24-1"></span>There are two simple ways to create an integrator with a CFB amplifier. The first, shown in [Figure](#page-24-2) 58, adds a resistor in series with the capacitor. This is acceptable because at high frequencies, the resistor is dominant and the feedback impedance never drops below the resistor value. The second, shown in [Figure](#page-25-0) 59, uses positive feedback to create the integration. Caution is advised because oscillations can occur due to the positive feedback.

![](_page_24_Figure_11.jpeg)

**Figure 58. Inverting CFB Integrator**

Texas INSTRUMENTS

SLOS217H –JULY 1998–REVISED SEPTEMBER 2009................................................................................................................................................. **www.ti.com**

![](_page_25_Figure_3.jpeg)

**Figure 59. Noninverting CFB Integrator**

<span id="page-25-0"></span>The THS3001 may also be employed as a good video distribution amplifier. One characteristic of distribution amplifiers is the fact that the differential phase (DP) and the differential gain (DG) are compromised as the number of lines increases and the closed-loop gain increases (see Figures 22 to 25 for more information). Be sure to use termination resistors throughout the distribution system to minimize reflections and capacitive loading.

![](_page_25_Figure_6.jpeg)

**Figure 60. Video Distribution Amplifier Application**

![](_page_26_Picture_0.jpeg)

**[THS3001](http://focus.ti.com/docs/prod/folders/print/ths3001.html)**

### **EVALUATION BOARD**

<span id="page-26-1"></span>An evaluation board is available for the THS3001 ([THS3001EVM\)](http://focus.ti.com/docs/toolsw/folders/print/ths3001evm.html). The board has been configured for low parasitic capacitance in order to realize the full performance of the amplifier. A schematic of the evaluation board is shown in [Figure](#page-26-0) 61. The circuitry has been designed so that the amplifier may be used in either an inverting or noninverting configuration. For more detailed information, refer to the THS3001 EVM User's Guide (literature number [SLOU021](http://www.ti.com/lit/SLOU021)). The evaluation board can be ordered online through the TI [web](http://www.ti.com) site, or through your local TI sales office or distributor.

![](_page_26_Figure_5.jpeg)

<span id="page-26-0"></span>**Figure 61. THS3001 Evaluation Board Schematic**

![](_page_27_Picture_2.jpeg)

## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

![](_page_27_Picture_190.jpeg)

![](_page_28_Picture_0.jpeg)

## **PACKAGING INFORMATION**

![](_page_28_Picture_367.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq$  1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

![](_page_29_Picture_0.jpeg)

# **PACKAGE OPTION ADDENDUM**

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

![](_page_30_Picture_1.jpeg)

**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 

![](_page_30_Figure_4.jpeg)

![](_page_30_Figure_5.jpeg)

### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

![](_page_30_Figure_7.jpeg)

![](_page_30_Picture_285.jpeg)

![](_page_31_Picture_0.jpeg)

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

![](_page_31_Figure_4.jpeg)

\*All dimensions are nominal

![](_page_31_Picture_105.jpeg)

# **GENERIC PACKAGE VIEW**

## **DGN 8 PowerPAD HVSSOP - 1.1 mm max height** TM

**3 x 3, 0.65 mm pitch** SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

![](_page_32_Picture_6.jpeg)

![](_page_32_Picture_7.jpeg)

# **PACKAGE OUTLINE**

# **DGN0008D PowerPAD™ VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE

![](_page_33_Figure_5.jpeg)

NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.

![](_page_33_Picture_13.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **DGN0008D PowerPAD VSSOP - 1.1 mm max height** TM

SMALL OUTLINE PACKAGE

![](_page_34_Figure_4.jpeg)

NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.

![](_page_34_Picture_11.jpeg)

# **EXAMPLE STENCIL DESIGN**

## **DGN0008D PowerPAD VSSOP - 1.1 mm max height** TM

SMALL OUTLINE PACKAGE

![](_page_35_Figure_4.jpeg)

NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.

![](_page_35_Picture_8.jpeg)

# **PACKAGE OUTLINE**

## **DGN0008G PowerPAD VSSOP - 1.1 mm max height** TM

SMALL OUTLINE PACKAGE

![](_page_36_Figure_5.jpeg)

NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.

![](_page_36_Picture_13.jpeg)

# **EXAMPLE BOARD LAYOUT**

## **DGN0008G** PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE

![](_page_37_Figure_4.jpeg)

NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.

![](_page_37_Picture_11.jpeg)

# **EXAMPLE STENCIL DESIGN**

## **DGN0008G** PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE

![](_page_38_Figure_4.jpeg)

NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.

![](_page_38_Picture_8.jpeg)

![](_page_39_Picture_1.jpeg)

# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_39_Figure_5.jpeg)

NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.

![](_page_39_Picture_12.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_40_Figure_4.jpeg)

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_40_Picture_8.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_41_Figure_4.jpeg)

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.

![](_page_41_Picture_8.jpeg)

## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated