

# LM1815 Adaptive Variable Reluctance Sensor Amplifier

Check for Samples: LM1815

#### **FEATURES**

- Adaptive Hysteresis
- **Single Supply Operation**
- **Ground Referenced Input**
- **True Zero Crossing Timing Reference**
- Operates from 2V to 12V Supply Voltage
- Handles Inputs from 100 mV<sub>P-P</sub> to over 120V<sub>P-P</sub> with External Resistor
- **CMOS Compatible Logic**

#### APPLICATIONS

- **Position Sensing with Notched Wheels**
- **Zero Crossing Switch**
- **Motor Speed Control**
- **Tachometer**
- **Engine Testing**

## DESCRIPTION

The LM1815 is an adaptive sense amplifier and default gating circuit for motor control applications. The sense amplifier provides a one-shot pulse output whose leading edge coincides with the negativegoing zero crossing of a ground referenced input signal such as from a variable reluctance magnetic pick-up coil.

In normal operation, this timing reference signal is processed (delayed) externally and returned to the LM1815. A Logic input is then able to select either the timing reference or the processed signal for transmission to the output driver stage.

The adaptive sense amplifier operates with a positivegoing threshold which is derived by peak detecting the incoming signal and dividing this down. Thus the input hysteresis varies with input signal amplitude. This enables the circuit to sense in situations where the high speed noise is greater than the low speed signal amplitude. Minimum input signal is 150mV<sub>P-P</sub>.

## **Connection Diagram**



Figure 1. Top View 14-Lead SOIC or PDIP See D or NFF0014A Package



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



# Absolute Maximum Ratings(1)(2)

| Supply Voltage                        | 12V                             |
|---------------------------------------|---------------------------------|
| Power Dissipation <sup>(3)</sup>      | 1250 mW                         |
| Operating Temperature Range           | -40°C ≤ T <sub>A</sub> ≤ +125°C |
| Storage Temperature Range             | -65°C ≤ T <sub>J</sub> ≤ +150°C |
| Junction Temperature                  | +150°C                          |
| Input Current                         | ±30 mA                          |
| Lead Temperature (Soldering, 10 sec.) | 260°C                           |

- (1) "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be ensured. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) For operation at elevated temperatures, the device must be derated based on a 150°C maximum junction temperature and a thermal resistance of 80°C/W (DIP), 120°C/W (SO-14) junction to ambient.

#### **Electrical Characteristics**

 $(T_A = 25^{\circ}C, V_{CC} = 10V, unless otherwise specified, see Figure 17)$ 

| Parameter                       | Conditions                                                            | Min | Тур  | Max    | Units             |
|---------------------------------|-----------------------------------------------------------------------|-----|------|--------|-------------------|
| Operating Supply Voltage        |                                                                       | 2.5 | 10   | 12     | V                 |
| Supply Current                  | Pin 3 = -0.1V, Pin 9 = 2V, Pin 11 = 0.8V                              |     | 3.6  | 6      | mA                |
| Reference Pulse Width           | $f_{IN}$ = 1Hz to 2kHz, R = 150k $\Omega$ , C = 0.001 $\mu$ F         | 70  | 100  | 130    | μs                |
| Logic Input Bias Current        | V <sub>IN</sub> = 2V, (Pin 9 and Pin 11)                              |     |      | 5      | μA                |
| Signal Input Bias Current       | V <sub>IN</sub> = 0V dc, (Pin 3)                                      |     | -200 |        | nA                |
| Logic Threshold                 | (Pin 9 and Pin 11)                                                    | 0.8 | 1.1  | 2.0    | V                 |
| V <sub>OUT</sub> High           | $R_L = 1k\Omega$ , (Pin 10)                                           | 7.5 | 8.6  |        | V                 |
| V <sub>OUT</sub> Low            | I <sub>SINK</sub> = 0.1mA, (Pin 10)                                   |     | 0.3  | 0.4    | V                 |
| Output Leakage Pin 12           | V <sub>12</sub> = 11V                                                 |     | 0.01 | 10     | μA                |
| Saturation Voltage P12          | I <sub>12</sub> = 2mA                                                 |     | 0.2  | .2 0.4 | V                 |
| Input Zero Crossing Threshold   | All Modes, V <sub>SIGNAL</sub> = 1V pk-pk                             | -25 | 0    | 25     | mV <sup>(1)</sup> |
|                                 | Mode 1, Pin 5 = Open                                                  | 30  | 45   | 60     | mV <sup>(1)</sup> |
| Minimum Input Arming Threshold  | Mode 2, Pin 5 = V <sub>CC</sub>                                       | 200 | 300  | 450    | mV <sup>(1)</sup> |
|                                 | Mode 3, Pin 5 = Gnd                                                   | -25 | 0    | 25     | mV <sup>(1)</sup> |
|                                 | Mode 1, Pin 5 = Open<br>$V_{SIGNAL} \ge 230 \text{mV pk-pk}^{(2)}$    | 40  | 80   | 90     | % <sup>(1)</sup>  |
| Adaptive Input Arming Threshold | Mode 2, Pin 5 = $V_{CC}$<br>$V_{SIGNAL} \ge 1.0V \text{ pk-pk}^{(2)}$ |     | 80   |        | % <sup>(1)</sup>  |
|                                 | Mode 3, Pin 5 = Gnd<br>$V_{SIGNAL} \ge 150 \text{mV pk-pk}^{(2)}$     |     | 80   |        | % <sup>(1)</sup>  |

- The Min/Typ Max limits are relative to the positive voltage peak seen at V<sub>IN</sub> Pin 3.
- (2) Tested per Figure 17, V<sub>SIGNAL</sub> is a Sine Wave; F<sub>SIGNAL</sub> is 1000Hz.



# **Typical Performance Characteristics**



Figure 2.





AMBIENT TEMPERATURE (°C)

# Figure 4. $\label{eq:figure 4} \mbox{Mode 2 Minimum Arming Threshold vs V}_{\mbox{CC}}$



Figure 6.



Figure 3.

#### Mode 1 Minimum Arming Threshold vs V<sub>CC</sub>



Figure 5.



Figure 7.



## **Typical Performance Characteristics (continued)**



Figure 8.



Pin 3  $V_{IN}$  vs  $V_{SIGNAL}$ ,  $R_{IN} = 20k\Omega$ 

Figure 9.



Figure 10.



Figure 11.





Submit Documentation Feedback



# **Typical Performance Characteristics (continued)**



Figure 14.



Figure 15.



Figure 16.



# **TRUTH TABLE**

| Signal Input<br>Pin 3 | RC Timing<br>Pin 14 | Input Select<br>Pin 11 | Timing Input<br>Pin 9 | Gated Output<br>Pin 10 |
|-----------------------|---------------------|------------------------|-----------------------|------------------------|
| ± Pulses              | RC                  | L                      | X                     | Pulses = RC            |
| X                     | X                   | Н                      | Н                     | Н                      |
| Х                     | X                   | Н                      | L                     | L                      |
| ± Pulses              | L                   | L                      | L                     | Zero Crossing          |



Figure 17. LM1815 Adaptive Sense Amplifier



# **Schematic Diagram**





#### **APPLICATION HINTS**



Figure 18. LM1815 Oscillograms

#### INPUT VOLTAGE CLAMP

The signal input voltage at pin 3 is internally clamped. Current limit for the Input pin is provided by an external resistor which should be selected to allow a peak current of  $\pm 3$  mA in normal operation. Positive inputs are clamped by a  $1 k\Omega$  resistor and series diode (see R4 and Q12 in the internal schematic diagram), while an active clamp limits pin 3 to typically 350mV below Ground for negative inputs (see R2, R3, Q10, and Q11 in the internal schematic diagram). Thus for input signal transitions that are more than 350mV below Ground, the input pin current (up to 3mA) will be pulled from the V+ supply. If the V+ pin is not adequately bypassed the resulting voltage ripple at the V+ pin will disrupt normal device operation. Likewise, for input signal transitions that are more than 500mV above Ground, the input pin current will be dumped to Ground through device pin 2. Slight shifts in the Ground potential at device pin 2, due to poor grounding techniques relative to the input signal ground, can cause unreliable operation. As always, adequate device grounding, and V+ bypassing, needs to be considered across the entire input voltage and frequency range for the intended application.

#### INPUT CURRENT LIMITING

As stated earlier, current limiting for the Input pin is provided by a user supplied external resistor. For purposes of selecting the appropriate resistor value the Input pin should be considered to be a zero ohm connection to ground. For applications where the input voltage signal is not symmetrical with relationship to Ground the worst case voltage peak should be used.

Minimum Rext = [(Vin peak)/3mA]

In the application example shown in Figure 17 (Rext =  $18k\Omega$ ) the recommended maximum input signal voltage is  $\pm 54V$  (i.e. 108Vp-p).

#### **OPERATION OF ZERO CROSSING DETECTOR**

The LM1815 is designed to operate as a zero crossing detector, triggering an internal one shot on the negative-going edge of the input signal. Unlike other zero crossing detectors, the LM1815 cannot be triggered until the input signal has crossed an "arming" threshold on the positive-going portion of the waveform. The arming circuit is reset when the chip is triggered, and subsequent zero crossings are ignored until the arming threshold is exceeded again. This threshold varies depending on the connection at pin 5. Three different modes of operation are possible:

Submit Documentation Feedback



## **MODE 1, PIN 5 OPEN**

The adaptive mode is selected by leaving device pin 5 open circuit. For input signals of less than ±135mV (i.e. 270 mVp-p) and greater than typically ±75mV (i.e. 150mVp-p), the input arming threshold is typically at 45mV. Under these conditions the input signal must first cross the 45mV threshold in the positive direction to arm the zero crossing detector, and then cross zero in the negative direction to trigger it.

If the signal is less than 30mV peak (minimum rating in Electrical Characteristics), the one shot is ensured to not trigger.

Input signals of greater than ±230mV (i.e. 460 mVp-p) will cause the arming threshold to track at 80% of the peak input voltage. A peak detector capacitor at device pin 7 stores a value relative to the positive input peaks to establish the arming threshold. Input signals must exceed this threshold in the positive direction to arm the zero crossing detector, which can then be triggered by a negative-going zero crossing.

The peak detector tracks rapidly as the input signal amplitude increases, and decays by virtue of the resistor connected externally at pin 7 track decreases in the input signal.

If the input signal amplitude falls faster than the voltage stored on the peak detector capacitor there may be a loss of output signal until the capacitor voltage has decayed to an appropriate level.

Note that since the input voltage is clamped, the waveform observed at pin 3 is not identical to the waveform observed at the variable reluctance sensor. Similarly, the voltage stored at pin 7 is not identical to the peak voltage appearing at pin 3.

#### MODE 2, PIN 5 CONNECTED TO V+

The input arming threshold is fixed at 200mV minimum when device pin 5 is connected to the positive supply. The chip has no output for signals of less than ±200 mV (i.e. 400mVp-p) and triggers on the next negative-going zero crossing when the arming threshold is has been exceeded.

#### **MODE 3, PIN 5 GROUNDED**

With pin 5 grounded, the input arming threshold is set to 0V, ±25mV maximum. Positive-going zero crossings arm the chip, and the next negative-going zero crossing triggers it. This is the very basic form of zero-crossing detection.

#### ONE SHOT TIMING

The one shot timing is set by a resistor and capacitor connected to pin 14. The recommended maximum resistor value is 150kohms. The capacitor value can be changed as needed, as long as the capacitor type does not present any signfigant leakage that would adversely affect the RC time constant.

The output pulse width is:

$$pulse width = 0.673 x R x C$$
 (1)

For a given One Shot pulse width, the recommended maximum input signal frequency is:

$$Fin(max) = 1/(1.346 \times R \times C)$$
 (2)

In the application example shown in Figure 17 (R=150kohms, C=0.001µF) the recommended maximum input frequency will typically be 5kHz. Operating with input frequencies above the recommended Fin (max) value may result in unreliable performance of the One Shot circuitry. For those applications where the One Shot circuit is not required, device pin 14 can be tied directly to Ground.

### **LOGIC INPUTS**

In some systems it is necessary to externally generate pulses, such as during stall conditions when the variable reluctance sensor has no output. External pulse inputs at pin 9 are gated through to pin 10 when Input Select (pin 11) is pulled high. Pin 12 is a direct output for the one shot and is unaffected by the status of pin 11.

Input/output pins 9, 11, 10, and 12 are all CMOS logic compatible. In addition, pins 9, 11, and 12 are TTL compatible. Pin 10 is not ensured to drive a TTL load.

Pins 1, 4, 6 and 13 have no internal connections and can be grounded.

Submit Documentation Feedback



# **REVISION HISTORY**

| Changes from Revision E (March 2013) to Revision F |                                                    |   |   |  |  |  |  |
|----------------------------------------------------|----------------------------------------------------|---|---|--|--|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format | 9 | ) |  |  |  |  |

10

Product Folder Links: LM1815

www.ti.com 30-Jul-2024

#### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|----------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| LM1815M/NOPB     | OBSOLETE | SOIC         | D                  | 14   |                | TBD          | Call TI                       | Call TI            | -40 to 125   | LM1815M                 |         |
| LM1815MX/NOPB    | ACTIVE   | SOIC         | D                  | 14   | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | LM1815M                 | Samples |
| LM1815N/NOPB     | OBSOLETE | PDIP         | NFF                | 14   |                | TBD          | Call TI                       | Call TI            |              | LM1815N                 |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 30-Jul-2024

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 31-Oct-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM1815MX/NOPB | SOIC | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 31-Oct-2024



#### \*All dimensions are nominal

| Ì | Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | LM1815MX/NOPB | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 35.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated