# High Speed CAN, CAN FD Transceiver

The NCV7351 CAN transceiver is the interface between a controller area network (CAN) protocol controller and the physical bus and may be used in both 12 V and 24 V systems. The transceiver provides differential transmit capability to the bus and differential receive capability to the CAN controller.

The NCV7351 is an addition to the CAN high–speed transceiver family complementing NCV734x CAN stand–alone transceivers and previous generations such as AMIS42665, AMIS3066x, etc. The NCV7351F is an addition to the family based on NCV7351 transceiver with improved bit timing symmetry behavior to cope with CAN flexible data rate requirements (CAN FD).

Due to the wide common-mode voltage range of the receiver inputs and other design features, the NCV7351 is able to reach outstanding levels of electromagnetic susceptibility (EMS). Similarly, extremely low electromagnetic emission (EME) is achieved by the excellent matching of the output signals.

#### **Key Features**

- Compatible with the ISO 11898-2 Standard
- High Speed (up to 1 Mbps)
- NCV7351F Version Has Specification for Loop Delay Symmetry (up to 2 Mbps according to ISO11898–2, up to 5 Mbps for information only)
- V<sub>IO</sub> Pin on NCV7351(F)D13 Version Allowing Direct Interfacing with 3 V to 5 V Microcontrollers
- EN Pin on NCV7351D1E Version Allowing Switching the Transceiver to a Very Low Current OFF Mode
- Excellent Electromagnetic Susceptibility (EMS) Level Over Full Frequency Range. Very Low Electromagnetic Emissions (EME) Low EME also Without Common Mode (CM) Choke
- Bus Pins Protected Against >15 kV System ESD Pulses
- Transmit Data (TxD) Dominant Time-out Function
- Under all Supply Conditions the Chip Behaves Predictably. No Disturbance of the Bus Lines with an Unpowered Node
- Bus Pins Short Circuit Proof to Supply Voltage and Ground
- Bus Pins Protected Against Transients in an Automotive Environment
- Thermal Protection
- These are Pb-Free Devices

#### Quality

 NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable

#### **Typical Applications**

- Automotive
- Industrial Networks



#### ON Semiconductor®

www.onsemi.com



NV7351-y / NV7351Fy

= 3, 0, or E

F = Flexible data rate version (no dash used for CAN FD version)

A = Assembly Location

L = Wafer Lot
Y = Year
W = Work Week
Pb-Free Package



#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 12 of this data sheet.

Table 1. KEY TECHNICAL CHARACTERISTICS AND OPERATING RANGES

| Symbol                        | Parameter                                                        | Conditions                                                     | Min        | Max       | Unit |
|-------------------------------|------------------------------------------------------------------|----------------------------------------------------------------|------------|-----------|------|
| V <sub>CC</sub>               | Power supply voltage                                             |                                                                | 4.5        | 5.5       | V    |
| V <sub>UV</sub>               | Undervoltage detection voltage on pin V <sub>CC</sub>            |                                                                | 3.5        | 4.5       | V    |
| V <sub>CANH</sub>             | DC voltage at pin CANH                                           | 0 < V <sub>CC</sub> < 5.5 V; no time limit                     | -50        | +50       | V    |
| V <sub>CANL</sub>             | DC voltage at pin CANL                                           | 0 < V <sub>CC</sub> < 5.5 V; no time limit                     | -50        | +50       | V    |
| V <sub>CANH,L</sub>           | DC voltage between CANH and CANL pin                             | 0 < V <sub>CC</sub> < 5.5 V                                    | -50        | +50       | V    |
| V <sub>CANH,Lmax</sub>        | DC voltage at pin CANH and<br>CANL during load dump<br>condition | $0 < V_{CC} < 5.5 V$ , less than one second                    | _          | +58       | V    |
| V <sub>ESD</sub>              | Electrostatic discharge voltage                                  | IEC 61000-4-2 at pins CANH and CANL                            | <b>–15</b> | +15       | kV   |
| V <sub>O(dif)</sub> (bus_dom) | Differential bus output voltage in dominant state                | 45 Ω < R <sub>LT</sub> < 65 Ω                                  | 1.5        | 3         | V    |
| CM-range                      | Input common–mode range for comparator                           | Guaranteed differential receiver threshold and leakage current | -30        | +35       | V    |
| I <sub>CC</sub>               | Supply current                                                   | Dominant; $V_{TxD} = 0 V$<br>Recessive; $V_{TxD} = V_{CC}$     | _<br>2.5   | 72<br>7.5 | mA   |
| Iccs                          | Supply current in silent mode                                    |                                                                | 1.4        | 3.5       | mA   |
| t <sub>pd</sub>               | Propagation delay TxD to RxD                                     | See Figure 5                                                   | 45         | 245       | ns   |
| TJ                            | Junction temperature                                             |                                                                | -40        | +150      | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### **BLOCK DIAGRAM**



- (1) Only present in the NCV7351D1E
- (2) VIO for version NCV7351D13 NC for version NCV7351D10
- (3) Internally connected to  $V_{CC}$  on versions without  $V_{IO}$  pin

Figure 1. Block Diagram of NCV7351

Table 2. NCV7351: PIN FUNCTION DESCRIPTION

| Pin<br>Number | Pin<br>Name     | Pin Type                          | Pin Function                                                      |
|---------------|-----------------|-----------------------------------|-------------------------------------------------------------------|
| 1             | TxD             | digital input, internal pull-up   | Transmit data input; low input → dominant driver                  |
| 2             | GND             | ground                            | Ground                                                            |
| 3             | V <sub>CC</sub> | supply                            | Supply voltage                                                    |
| 4             | RxD             | digital output                    | Receive data output; dominant bus → low output                    |
| 5             | NC              | not connected                     | Not connected, NCV7351–0 version only                             |
|               | V <sub>IO</sub> | supply                            | Supply voltage for digital inputs/outputs, NCV7351–3 Version only |
|               | EN              | digital input, internal pull-down | Enable control input, NCV7351-E version only                      |
| 6             | CANL            | high voltage input/output         | Low-level CAN bus line (low in dominant mode)                     |
| 7             | CANH            | high voltage input/output         | High-level CAN bus line (high in dominant mode)                   |
| 8             | S               | digital input, internal pull-down | Silent mode control input                                         |

#### **APPLICATION INFORMATION**



Figure 2. NCV7351-3 Application Diagram



Figure 3. NCV7351-E Application diagram

#### **FUNCTIONAL DESCRIPTION**

NCV7351 has three versions which differ from each other only by function of pin 5. (See also Table 2) Devices marked with F (NCV7351F) are devices compliant to CAN flexible data rate timing specifications as detailed in electrical characteristics section. Except fulfilling these extra CAN FD requirements, all remaining specifications are equal to other devices from NCV7351 family. E.g. all specifications valid for NCV7351–3 versions are also valid for NCV7351F–3 version.

NCV7351–3: Pin 5 is  $V_{IO}$  pin, which is supply pin for transceiver digital inputs/output (supplying pins TxD, RxD, S, EN). The  $V_{IO}$  pin should be connected to microcontroller supply pin. By using  $V_{IO}$  supply pin shared with microcontroller the I/O levels between microcontroller and

transceiver are properly adjusted. This allows in applications with microcontroller supply down to 3 V to easy communicate with the transceiver. (See Figure 2)

**NCV7351–0**: Pin 5 is not connected. This version is full replacement of the previous generation CAN transceiver AMIS30660.

**NCV7351–E**: Pin 5 is digital enable pin which allows transceiver to be switched off with very low supply current.

#### **OPERATING MODES**

The NCV7351 modes of operation are provided as illustrated in Table 3. These modes are selectable through pin S and also EN in case of NCV7351–E.

**Table 3. OPERATING MODES** 

| Mode         | Pin S | Pin EN (Note 1) | Pin TxD | CANH,L Pins       | RxD      |
|--------------|-------|-----------------|---------|-------------------|----------|
| Normal       | 0     | 1               | 0       | Dominant          | 0        |
|              | 0     | 1               | 1       | Recessive         | 1        |
| Silent       | 1     | 1               | Х       | Recessive         | 1        |
|              | 1     | 1               | Х       | Dominant (Note 3) | 0        |
| Off (Note 1) | Х     | 0               | Х       | floating          | floating |

- 1. Only applicable to NCV7351-E
- 2. 'X' = don't care
- 3. CAN bus driven to dominant by another transceiver on the bus

#### **Normal Mode**

In the normal mode, the transceiver is able to communicate via the bus lines. The signals are transmitted and received to the CAN controller via the pins TxD and RxD. The slopes on the bus lines outputs are optimized to give low EME.

#### Silent Mode

In the silent mode, the transmitter is disabled. The bus pins are in recessive state independent of TxD input. Transceiver listens to the bus and provides data to controller, but controller is prevented from sending any data to the bus.

#### Off Mode

In Off mode, complete transceiver is disabled and consumes very low current. The CAN pins are floating not loading the CAN bus.

#### Over-temperature Detection

A thermal protection circuit protects the IC from damage by switching off the transmitter if the junction temperature exceeds a value of approximately 180°C. Because the transmitter dissipates most of the power, the power dissipation and temperature of the IC is reduced. All other IC functions continue to operate. The transmitter off–state resets when the temperature decreases below the shutdown threshold and pin TxD goes high. The thermal protection

circuit is particularly needed in case of the bus line short circuits.

#### **TxD Dominant Time-out Function**

A TxD dominant time—out timer circuit prevents the bus lines being driven to a permanent dominant state (blocking all network communication) if pin TxD is forced permanently low by a hardware and/or software application failure. The timer is triggered by a negative edge on pin TxD. If the duration of the low—level on pin TxD exceeds the internal timer value t<sub>dom</sub>, the transmitter is disabled, driving the bus into a recessive state. The timer is reset by a positive edge on pin TxD. This TxD dominant time—out time (t<sub>dom(TxD)</sub>) defines the minimum possible bit rate to 12 kbps.

#### **Fail Safe Features**

A current-limiting circuit protects the transmitter output stage from damage caused by accidental short circuit to either positive or negative supply voltage, although power dissipation increases during this fault condition.

The pins CANH and CANL are protected from automotive electrical transients (according to ISO 7637; Figure 4). Internally, pin TxD is pulled high, pin EN and S low should the input become disconnected. Pins TxD, S, EN and RxD will be floating, preventing reverse supply should the  $V_{CC}$  supply be removed.

**Definitions**: All voltages are referenced to GND (pin 2). Positive currents flow into the IC. Sinking current means the current is flowing into the pin; sourcing current means the current is flowing out of the pin.

**Table 4. ABSOLUTE MAXIMUM RATINGS** 

| Symbol              | Parameter                                                                     | Conditions                                 | Min  | Max  | Unit |
|---------------------|-------------------------------------------------------------------------------|--------------------------------------------|------|------|------|
| V <sub>sup</sub>    | Supply voltage V <sub>CC</sub>                                                |                                            | -0.3 | +6   | V    |
| V <sub>CANH</sub>   | DC voltage at pin CANH                                                        | 0 < V <sub>CC</sub> < 5.5 V; no time limit | -50  | +50  | V    |
| $V_{CANL}$          | DC voltage at pin CANL                                                        | 0 < V <sub>CC</sub> < 5.5 V; no time limit | -50  | +50  | V    |
| V <sub>IOs</sub>    | DC voltage at pin TxD, RxD, S, EN, V <sub>IO</sub>                            | Notes 4 and 5                              | -0.3 | +6   | V    |
| V <sub>esd</sub>    | Electrostatic discharge voltage at all pins according to EIA–JESD22           | Note 6                                     | -6   | +6   | kV   |
|                     | Electrostatic discharge voltage at CANH,CANL, pins according to EIA-JESD22    | Note 6                                     | -8   | +8   | kV   |
|                     | Electrostatic discharge voltage at CANH, CANL pins According to IEC 61000–4–2 | Note 7                                     | -15  | +15  | kV   |
|                     | Standardized charged device model ESD pulses according to ESD–STM5.3.1–1999   |                                            | -750 | +750 | V    |
| V <sub>schaff</sub> | Transient voltage at CANH, CANL pins,<br>See Figure 4                         | Note 8                                     | -150 | +100 | V    |
| Latch-up            | Static latch-up at all pins                                                   | Note 9                                     |      | +150 | mA   |
| T <sub>stg</sub>    | Storage temperature                                                           |                                            | -55  | +150 | °C   |
| TJ                  | Maximum junction temperature                                                  |                                            | -40  | +170 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 4. EN pin Only available on NCV7351-E version
- 5. V<sub>IO</sub> pin Only available on NCV7351–3 version
- Standardized human body model electrostatic discharge (ESD) pulses in accordance to EIA–JESD22. Equivalent to discharging a 100 pF capacitor through a 1.5 kΩ resistor.
- 7. System human body model electrostatic discharge (ESD) pulses. Equivalent to discharging a 150 pF capacitor through a 330  $\Omega$  resistor referenced to GND. Verified by external test house
- 8. Pulses 1, 2a,3a and 3b according to ISO 7637 part 3. Results were verified by external test house.
- 9. Static latch-up immunity: Static latch-up protection level when tested according to EIA/JESD78.

#### **Table 5. THERMAL CHARACTERISTICS**

| Symbol             | Parameter                                              | Conditions | Value | Unit |
|--------------------|--------------------------------------------------------|------------|-------|------|
| R <sub>0JA_1</sub> | Thermal Resistance Junction-to-Air, 1S0P PCB (Note 10) | Free air   | 125   | K/W  |
| R <sub>0JA_2</sub> | Thermal Resistance Junction-to-Air, 2S2P PCB (Note 11) | Free air   | 75    | K/W  |

<sup>10.</sup> Test board according to EIA/JEDEC Standard JESD51-3, signal layer with 10% trace coverage.

<sup>11.</sup> Test board according to EIA/JEDEC Standard JESD51-7, signal layers with 10% trace coverage.

#### **ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.8 V to 5.5 V;  $T_{J}$  = -40°C to +150°C;  $R_{LT}$  = 60  $\Omega$  unless specified otherwise. On chip versions without  $V_{IO}$  pin reference voltage for all digital inputs and outputs is  $V_{CC}$  instead of  $V_{IO}$ .

#### **Table 6. CHARACTERISTICS**

| Symbol               | Parameter                                                          | Conditions                                                                        | Min                      | Тур        | Max                       | Unit |
|----------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------|------------|---------------------------|------|
| SUPPLY (Pin \        | v <sub>cc</sub> )                                                  |                                                                                   |                          |            |                           |      |
| Icc                  | Supply current in normal mode                                      | Dominant; V <sub>TxD</sub> = 0 V<br>Recessive; V <sub>TxD</sub> = V <sub>IO</sub> | 2.5                      | 50<br>4.6  | 72<br>7.5                 | mA   |
| I <sub>CCS</sub>     | Supply current in silent mode                                      |                                                                                   | 1.4                      | 2.3        | 3.5                       | mA   |
| I <sub>CCOFF</sub>   | Supply current in OFF mode on NCV7351–E version only               |                                                                                   | -                        | 7          | 18                        | μΑ   |
| I <sub>CCOFF</sub>   | Supply current in OFF mode<br>NCV7351–E version only               | $T_J \le 100^{\circ}C$ , Note 13                                                  | -                        | 7          | 10                        | μΑ   |
| V <sub>UVDVCC</sub>  | Undervoltage detection voltage on V <sub>CC</sub> pin              |                                                                                   | 3.5                      | 4          | 4.5                       | V    |
| SUPPLY (Pin \        | V <sub>IO</sub> ) on NCV7351–3 Version Only                        |                                                                                   | T.                       | 1          | 1                         |      |
| V <sub>iorange</sub> | Supply voltage range on pin V <sub>IO</sub>                        |                                                                                   | 2.8                      | _          | 5.5                       | V    |
| I <sub>IO</sub>      | Supply current on pin V <sub>IO</sub> normal mode                  | Dominant; V <sub>TxD</sub> = 0 V<br>Recessive; V <sub>TxD</sub> = V <sub>IO</sub> | 100<br>50                | 240<br>125 | 500<br>265                | μΑ   |
| I <sub>IOS</sub>     | Supply current on pin V <sub>IO</sub> silent mode                  | Bus is recessive;<br>V <sub>TxD</sub> = V <sub>IO</sub>                           | -                        | 2          | 16                        | μΑ   |
| V <sub>UVDVIO</sub>  | Undervoltage detection voltage on V <sub>IO</sub> pin              |                                                                                   | 2.1                      | 2.4        | 2.7                       | V    |
| TRANSMITTE           | R DATA INPUT (Pin TxD)                                             |                                                                                   | l                        | 1          | 1                         |      |
| $V_{IH}$             | High–level input voltage, on NCV7351–3 version only                | Output recessive                                                                  | 0.7 x<br>V <sub>IO</sub> | -          | V <sub>IO</sub> + 0.3     | V    |
| V <sub>IH</sub>      | High-level input voltage, on NCV7351-0 and NCV7351-E versions only | Output recessive                                                                  | 2.5                      | -          | V <sub>CC</sub> + 0.3     | V    |
| $V_{IL}$             | Low-level input voltage                                            | Output dominant                                                                   | -0.3                     | -          | +0.3 x<br>V <sub>IO</sub> | V    |
| R <sub>TxD</sub>     | TxD pin pull up                                                    |                                                                                   | 22                       | 30         | 50                        | kΩ   |
| C <sub>i</sub>       | Input capacitance                                                  | Note 13                                                                           | -                        | 5          | 10                        | pF   |
| TRANSMITTE           | R MODE SELECT (Pin S and EN)                                       |                                                                                   | <u>'</u>                 |            | •                         |      |
| $V_{IH}$             | High–level input voltage, on NCV7351–3 version only                | Silent mode                                                                       | 0.7 x<br>V <sub>IO</sub> | -          | V <sub>IO</sub> + 0.3     | V    |
| V <sub>IH</sub>      | High–level input voltage on NCV7351–0 and NCV7351–E versions only  | Silent or enable mode                                                             | 2.5                      | -          | V <sub>CC</sub> + 0.3     | V    |
| V <sub>IL</sub>      | Low-level input voltage                                            | Normal mode                                                                       | -0.3                     | -          | +0.3 x<br>V <sub>IO</sub> | V    |
| R <sub>S,EN</sub>    | S and EN pin pull down                                             | Note 12                                                                           | 0.55                     | 1.1        | 1.5                       | MΩ   |
| C <sub>i</sub>       | Input capacitance                                                  | Note 13                                                                           | _                        | 5          | 10                        | pF   |
| RECEIVER DA          | ATA OUTPUT (Pin RxD)                                               | 1                                                                                 |                          | •          |                           |      |
| I <sub>OH</sub>      | High-level output current                                          | Normal mode $V_{RxD} = V_{IO} - 0.4 V$                                            | -1                       | -0.4       | -0.1                      | mA   |
| I <sub>OL</sub>      | Low-level output current                                           | V <sub>RxD</sub> = 0.4 V                                                          | 1.5                      | 6          | 11                        | mA   |

### **BUS LINES (Pins CANH and CANL)**

- 12. EN pin Only available on NCV7351–E version
  13. Not tested in production. Guaranteed by design and prototype evaluation.
  14. Only applicable for version NCV7351F

**Table 6. CHARACTERISTICS** 

|                                  | Parameter                                                                | Conditions                                                                                                                                          | Min  | Тур  | Max  | Unit            |
|----------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-----------------|
| BUS LINES (Pi                    | ns CANH and CANL)                                                        |                                                                                                                                                     |      |      |      |                 |
| V <sub>o(reces)</sub> (norm)     | Recessive bus voltage on pins CANH and CANL                              | V <sub>TxD</sub> = V <sub>IO</sub> ; no load<br>normal mode                                                                                         | 2.0  | 2.5  | 3.0  | V               |
| I <sub>o(reces)</sub><br>(CANH)  | Recessive output current at pin CANH                                     | -30 V < V <sub>CANH</sub> < +35 V;<br>0 V < V <sub>CC</sub> < 5.5 V                                                                                 | -2.5 | -    | +2.5 | mA              |
| I <sub>o(reces)</sub> (CANL)     | Recessive output current at pin CANL                                     | -30 V < V <sub>CANL</sub> < +35 V;<br>0 V < V <sub>CC</sub> < 5.5 V                                                                                 | -2.5 | _    | +2.5 | mA              |
| I <sub>LI(CANH)</sub>            | Input leakage current to pin CANH                                        | $0 \Omega < R(V_{CC} \text{ to GND}) < 1 M\Omega$                                                                                                   | -10  | 0    | 10   | μΑ              |
| I <sub>LI(CANL)</sub>            | Input leakage current to pin CANL                                        | $V_{CANL} = V_{CANH} = 5 V$                                                                                                                         | -10  | 0    | 10   | μΑ              |
| V <sub>o(dom)</sub><br>(CANH)    | Dominant output voltage at pin CANH                                      | V <sub>TxD</sub> = 0 V;<br>V <sub>CC</sub> = 4.75 V to 5.25 V                                                                                       | 3.0  | 3.6  | 4.25 | V               |
| V <sub>o(dom)</sub> (CANL)       | Dominant output voltage at pin CANL                                      | V <sub>TxD</sub> = 0 V;<br>V <sub>CC</sub> = 4.75 V to 5.25 V                                                                                       | 0.5  | 1.4  | 1.75 | V               |
| V <sub>O(dif)</sub><br>(bus_dom) | Differential bus output voltage (V <sub>CANH</sub> - V <sub>CANL</sub> ) | $\begin{array}{c} V_{TxD} = 0 \text{ V; dominant;} \\ V_{CC} = 4.75 \text{ V to } 5.25 \text{ V} \\ 45 \ \Omega < R_{LT} < 65 \ \Omega \end{array}$ | 1.5  | 2.25 | 3.0  | V               |
| V <sub>o(dif)</sub> (bus_rec)    | Differential bus output voltage (VCANH - VCANL)                          | V <sub>TxD</sub> = V <sub>IO</sub> ; recessive; no load                                                                                             | -120 | 0    | +50  | mV              |
| V <sub>o(sym)</sub><br>(bus_dom) | Bus output voltage symmetry VCANH + VCANL                                | V <sub>TxD</sub> = 0 V<br>V <sub>CC</sub> = 4.75 V to 5.25 V                                                                                        | 0.9  | -    | 1.1  | V <sub>CC</sub> |
| I <sub>o(sc)</sub> (CANH)        | Short circuit output current at pin CANH                                 | $V_{CANH} = 0 \text{ V}; V_{TxD} = 0 \text{ V}$                                                                                                     | -90  | -70  | -40  | mA              |
| I <sub>o(sc)</sub> (CANL)        | Short circuit output current at pin CANL                                 | V <sub>CANL</sub> = 36 V; V <sub>TxD</sub> = 0 V                                                                                                    | 40   | 70   | 100  | mA              |
| Vi(dif) (th)                     | Differential receiver threshold voltage                                  | -12 V < V <sub>CANL</sub> < +12 V;<br>-12 V < V <sub>CANH</sub> < +12 V;                                                                            | 0.5  | 0.7  | 0.9  | V               |
| Vihcm(dif) (th)                  | Differential receiver threshold voltage for high common–mode             | -30 V < V <sub>CANL</sub> < +35 V;<br>-30 V < V <sub>CANH</sub> < +35 V;                                                                            | 0.40 | 0.7  | 1.0  | V               |
| R <sub>i(cm)</sub> (CANH)        | Common–mode input resistance at pin CANH                                 |                                                                                                                                                     | 15   | 26   | 37   | kΩ              |
| R <sub>i(cm)</sub> (CANL)        | Common–mode input resistance at pin CANL                                 |                                                                                                                                                     | 15   | 26   | 37   | kΩ              |
| R <sub>i(cm) (m)</sub>           | Matching between pin CANH and pin CANL common mode input resistance      | V <sub>CANH</sub> = V <sub>CANL</sub>                                                                                                               | -0.8 | 0    | +0.8 | %               |
| R <sub>i(dif)</sub>              | Differential input resistance                                            |                                                                                                                                                     | 25   | 50   | 75   | kΩ              |
| C <sub>i(CANH)</sub>             | Input capacitance at pin CANH                                            | $V_{TxD} = V_{IO}$ ; not tested                                                                                                                     | -    | 7.5  | 20   | pF              |
| C <sub>i(CANL)</sub>             | Input capacitance at pin CANL                                            | V <sub>TxD</sub> = V <sub>IO</sub> ; not tested                                                                                                     | -    | 7.5  | 20   | pF              |
| C <sub>i(dif)</sub>              | Differential input capacitance                                           | V <sub>TxD</sub> = V <sub>IO</sub> ; not tested                                                                                                     | -    | 3.75 | 10   | pF              |
| THERMAL SHU                      | JTDOWN                                                                   |                                                                                                                                                     |      |      |      |                 |
| T <sub>J(sd)</sub>               | Shutdown junction temperature                                            | Junction temperature rising                                                                                                                         | 160  | 180  | 200  | °C              |
| TIMING CHARA                     | ACTERISTICS (see Figures 5, 6 and 7)                                     |                                                                                                                                                     |      |      |      |                 |
| $t_{d(TxD-BUSon)}$               | Delay TxD to bus active                                                  | C <sub>i</sub> = 100 pF between CANH to CANL                                                                                                        | _    | 75   | _    | ns              |
| t <sub>d(TxD</sub> -BUSoff)      | Delay TxD to bus inactive                                                | C <sub>i</sub> = 100 pF between CANH to CANL                                                                                                        | _    | 65   | -    | ns              |
| t <sub>d(BUSon-RxD)</sub>        | Delay bus active to RxD                                                  | C <sub>rxd</sub> = 15 pF                                                                                                                            | _    | 70   | -    | ns              |
| <b>+</b>                         | Delay bus inactive to RxD                                                | C <sub>rxd</sub> = 15 pF                                                                                                                            | _    | 70   | -    | ns              |
| <sup>t</sup> d(BUSoff–RxD)       |                                                                          |                                                                                                                                                     |      |      |      |                 |

<sup>12.</sup> EN pin Only available on NCV7351–E version
13. Not tested in production. Guaranteed by design and prototype evaluation.
14. Only applicable for version NCV7351F

**Table 6. CHARACTERISTICS** 

| Symbol                 | Parameter                                                                                                           | Conditions                                                                                | Min | Тур | Max | Unit |
|------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|-----|------|
| TIMING CHAR            | AACTERISTICS (see Figures 5, 6 and 7)                                                                               |                                                                                           | ı   | 1   | l.  | I.   |
| t <sub>dom(TxD)</sub>  | TxD dominant time for time-out                                                                                      | $V_{TxD} = 0 V$                                                                           | 1.5 | 2.5 | 5   | ms   |
| t <sub>Bit2(Bus)</sub> | Transmitted recessive bit width, 2 Mbps                                                                             | 2 Mbps (500 ns TxD t <sub>bit</sub> )                                                     | 435 | -   | 530 | ns   |
| t <sub>Bit2(RxD)</sub> | Received recessive bit width, 2 Mbps (RxD pin)                                                                      | 4.75 V < V <sub>CC</sub> < 5.25 V<br>Load: 60 Ω    100 pF (Note 14)                       | 400 | -   | 550 | ns   |
| t <sub>Bit5(Bus)</sub> | Transmitted recessive bit width, 5 Mbps Info only                                                                   | 5 Mbps (200 ns TxD t <sub>bit</sub> )<br>4.85 V < V <sub>CC</sub> < 5.15 V                | -   | 172 | -   | ns   |
| t <sub>Bit5(RxD)</sub> | Received recessive bit width, 5 Mbps (RxD pin) Info only                                                            | -40°C < T <sub>J</sub> < 105°C<br>Load: 60 Ω    100 pF (Note 14)                          | -   | 156 | -   | ns   |
| Δt <sub>Rec2</sub>     | Receiver timing symmetry, intended for use up to 2 Mbps $\Delta t_{Rec2} = t_{Bit2(RxD)} - t_{Bit2(Bus)}$           | Calculated parameter based on t <sub>bit2(Bus)</sub> and t <sub>Bit2(RxD)</sub> (Note 14) | -65 | -   | 40  | ns   |
| $\Delta t_{Rec5}$      | Receiver timing symmetry, intended for use up to 5 Mbps Info only $\Delta t_{Rec5} = t_{Bit5(RxD)} - t_{Bit5(Bus)}$ | Calculated parameter based on t <sub>bit5(Bus)</sub> and t <sub>Bit5(RxD)</sub> (Note 14) | -   | -16 | -   | ns   |

<sup>12.</sup> EN pin Only available on NCV7351-E version

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>13.</sup> Not tested in production. Guaranteed by design and prototype evaluation.

<sup>14.</sup> Only applicable for version NCV7351F

#### **MEASUREMENT SETUPS AND DEFINITIONS**



**Figure 4. Test Circuit for Automotive Transients** 



**Figure 5. Test Circuit for Timing Characteristics** 



Figure 6. Transceiver Timing Diagram



Figure 7. CAN FD Timing Diagram

#### **DEVICE ORDERING INFORMATION**

| Part Number    | Description                                                          | Marking   | Temperature<br>Range | Package   | Shipping <sup>†</sup> |
|----------------|----------------------------------------------------------------------|-----------|----------------------|-----------|-----------------------|
| NCV7351D13R2G  | High Speed CAN Transceiver with V <sub>IO</sub> pin                  | NCV7351-3 |                      |           |                       |
| NCV7351FD13R2G | CAN FD Compliant High Speed CAN Transceiver with V <sub>IO</sub> pin | NCV7351F  | −40°C to             | SOIC-8    | 2000 / Tana & Baal    |
| NCV7351D10R2G  | High Speed CAN Transceiver with pin 5 NC                             | NCV7351-0 |                      | (Pb-Free) | 3000 / Tape & Reel    |
| NCV7351D1ER2G  | High Speed CAN Transceiver with EN pin                               | NCV7351-E |                      |           |                       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





#### SOIC-8 NB CASE 751-07 **ISSUE AK**

**DATE 16 FEB 2011** 



XS

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |       | INCHES    |       |  |
|-----|-------------|-------|-----------|-------|--|
| DIM | MIN         | MAX   | MIN       | MAX   |  |
| Α   | 4.80        | 5.00  | 0.189     | 0.197 |  |
| В   | 3.80        | 4.00  | 0.150     | 0.157 |  |
| С   | 1.35        | 1.75  | 0.053     | 0.069 |  |
| D   | 0.33        | 0.51  | 0.013     | 0.020 |  |
| G   | 1.27        | 7 BSC | 0.050 BSC |       |  |
| Н   | 0.10        | 0.25  | 0.004     | 0.010 |  |
| J   | 0.19        | 0.25  | 0.007     | 0.010 |  |
| K   | 0.40        | 1.27  | 0.016     | 0.050 |  |
| М   | 0 °         | 8 °   | 0 °       | 8 °   |  |
| N   | 0.25        | 0.50  | 0.010     | 0.020 |  |
| S   | 5.80        | 6.20  | 0.228     | 0.244 |  |

#### **SOLDERING FOOTPRINT\***

0.25 (0.010) M Z Y S



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location = Wafer Lot

= Year = Work Week W = Pb-Free Package

XXXXXX XXXXXX AYWW AYWW H  $\mathbb{H}$ Discrete **Discrete** (Pb-Free)

XXXXXX = Specific Device Code = Assembly Location Α

ww = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                | PAGE 1 OF 2 |  |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

#### SOIC-8 NB CASE 751-07 ISSUE AK

STYLE 3:

STYLE 2:

#### **DATE 16 FEB 2011**

STYLE 4:

| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE                                                                            | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1                              | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1                            | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE                                                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8. EMITTER  STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                   | 8. EMITTER, #1  STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                                    | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd                    | 8. COMMON CATHODE  STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1           |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND                                                              | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                                               | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                 |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                     | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON               | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC                                                                                          | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                                             | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                   |
| STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6                                        | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                      |
| STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT                                                                                         | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                    | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                            | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V MON 6. VBULK 7. VBULK 8. VIN                                                                        |
| STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                        | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                           |                                                                                                                                                     |                                                                                                                                                                         |

| DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in re |             |  |
|------------------|-------------|-------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                               | PAGE 2 OF 2 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

STYLE 1:





SOIC-8 CASE 751AZ **ISSUE B** 

**END VIEW** 

**DATE 18 MAY 2015** 



SEATING PLANE С

#### NOTES:

- IES:
  DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. 3. ALLOWABLE PROTRUSION SHALL BE 0.004 mm IN EXCESS OF MAXIMUM MATERIAL CONDITION.
- MAXIMUM MATERIAL CONDITION.
  DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS
  OR GATE BURRS, MOLD FLASH, PROTRUSIONS OR GATE BURRS
  SHALL NOT EXCEED 0.006 mm PER SIDE. DIMENSION E1 DOES
  NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD
- FLASH OR PROTRUSION SHALL NOT EXCEED 0.010 mm PER SIDE.
  THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONS D AND E1 ARE DETERMINED AT THE OUTER-MOST EXTREMES OF THE PLASTIC BODY AT DATUM H.
  DIMENSIONS A AND B ARE TO BE DETERMINED AT DATUM H.
- DIMENSIONS b AND c APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 TO 0.25 FROM THE LEAD TIP.
- A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   | i           | 1.75 |  |  |
| A1  | 0.10        | 0.25 |  |  |
| A2  | 1.25        |      |  |  |
| b   | 0.31        | 0.51 |  |  |
| С   | 0.10        | 0.25 |  |  |
| D   | 4.90 BSC    |      |  |  |
| Е   | 6.00 BSC    |      |  |  |
| E1  | 3.90 BSC    |      |  |  |
| е   | 1.27        | BSC  |  |  |
| h   | 0.25        | 0.41 |  |  |
| L   | 0.40        | 1.27 |  |  |
| L2  | 0.25        | BSC  |  |  |

#### **RECOMMENDED** SOLDERING FOOTPRINT\*

SIDE VIEW

NOTE 8



\*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location

= Wafer Lot L Υ = Year W = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON34918E | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8      |                                                                                                                                                                                     | PAGE 1 OF 1 |

onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales