

Sample &

Buy







### **DAC8811**

SLAS411D-NOVEMBER 2004-REVISED FEBRUARY 2016

# DAC8811 16-Bit, Serial Input Multiplying Digital-to-Analog Converter

Technical

Documents

### **Features** 1

- ±0.5 LSB DNL
- 16-Bit Monotonic
- ±1 LSB INL
- Low Noise: 12 nV/VHz
- Low Power:  $I_{DD} = 2 \mu A$
- 2.7-V to 5.5-V Analog Power Supply
- 2-mA Full-Scale Current ±20%, with  $V_{REF} = 10 V$
- 50-MHz Serial Interface
- 0.5-µs Settling Time
- 4-Quadrant Multiplying Reference
- Reference Bandwidth: 10 MHz
- ±10-V Reference Input
- Reference Dynamics: -105 THD
- Tiny 8-Lead 3 × 3 mm VSON and 3 × 5 mm VSSOP Packages
- Industry-Standard Pin Configuration

### 2 Applications

- Automatic Test Equipment
- Instrumentation
- **Digitally Controlled Calibration**
- Industrial Control PLCs

### 3 Description

Tools &

Software

The DAC8811 multiplying digital-to-analog converter (DAC) is designed to operate from a single 2.7-V to 5.5-V supply.

Support &

Community

20

The applied external reference input voltage V<sub>REE</sub> determines the full-scale output current. An internal feedback resistor (R<sub>FB</sub>) provides temperature tracking for the full-scale output when combined with an external I-to-V precision amplifier.

A serial data interface offers high-speed, three-wire microcontroller-compatible inputs using data-in (SDI), clock (CLK), and chip-select (CS).

On power-up, the DAC register is filled with zeroes, and the DAC output is at zero scale.

The DAC8811 is packaged in space-saving 8-lead VSON and VSSOP packages.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE BODY SIZE (N |                   |
|-------------|----------------------|-------------------|
| DAC0011     | VSSOP (8)            | 3.00 mm × 3.00 mm |
| DAC8811     | VSON (8)             | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

### **Simplified Schematic**





# **Table of Contents**

| 1 | Fea  | tures 1                                             |
|---|------|-----------------------------------------------------|
| 2 | Арр  | lications 1                                         |
| 3 | Des  | cription 1                                          |
| 4 | Rev  | ision History 2                                     |
| 5 | Dev  | ice Comparison Table 4                              |
| 6 | Pin  | Configuration and Functions 4                       |
| 7 | Spe  | cifications5                                        |
|   | 7.1  | Absolute Maximum Ratings5                           |
|   | 7.2  | ESD Ratings5                                        |
|   | 7.3  | Recommended Operating Conditions 5                  |
|   | 7.4  | Thermal Information 5                               |
|   | 7.5  | Electrical Characteristics6                         |
|   | 7.6  | Timing Requirements 7                               |
|   | 7.7  | Typical Characteristics: V <sub>DD</sub> = 5 V8     |
|   | 7.8  | Typical Characteristics: V <sub>DD</sub> = 2.7 V 10 |
| 8 | Deta | ailed Description 11                                |
|   | 8.1  | Overview 11                                         |
|   | 8.2  | Functional Block Diagram 11                         |
|   |      |                                                     |

|    | 8.3  | Feature Description               | 11 |
|----|------|-----------------------------------|----|
|    | 8.4  | Device Functional Mode            | 14 |
|    | 8.5  | Programming                       | 15 |
| 9  | Appl | ication and Implementation        | 16 |
|    | 9.1  | Application Information           | 16 |
|    | 9.2  | Typical Application               | 16 |
| 10 | Pow  | er Supply Recommendations         | 17 |
| 11 | Layo | out                               | 18 |
|    | 11.1 | Layout Guidelines                 | 18 |
|    |      | Layout Example                    |    |
| 12 |      | ice and Documentation Support     |    |
|    | 12.1 | Documentation Support             | 19 |
|    | 12.2 | Community Resources               | 19 |
|    | 12.3 | Trademarks                        | 19 |
|    | 12.4 | Electrostatic Discharge Caution   | 19 |
|    | 12.5 | Glossary                          | 19 |
| 13 |      | hanical, Packaging, and Orderable |    |
| -  |      | mation                            | 19 |
|    |      |                                   |    |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Revision C (October 2015) to Revision D                                                  | Page |
|----|------------------------------------------------------------------------------------------------------|------|
| •  | Changed the DAC8811 Timing Diagram image to show the setup and hold time with respect to rising edge | 7    |
| •  | Changed two instances of falling to rising in the DAC8811 Input Shift Register section               | 15   |
| •  | Changed the SYNC Interrupt Facility image                                                            | 15   |

### Changes from Revision B (February 2007) to Revision C

| • | Added ESD Ratings table, Recommended Operating Conditions table, Thermal Information table, Timing Requirements table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Mechanical, Packaging, and Orderable Information sections.                                                                                                                                                                                                                                                               |
| • | Changed R3' From: 50 k $\Omega$ To: 50 $\Omega$ in Figure 23                                                                                                                                                                                                                                                             |
|   |                                                                                                                                                                                                                                                                                                                          |

### Changes from Revision A (December 2004) to Revision B

| • | Added a new paragraph to the Description, "On power-up,"                                                               | 1   |
|---|------------------------------------------------------------------------------------------------------------------------|-----|
| • | Changed the Simplified Schematic to include the Power-On Reset                                                         | 1   |
| • | Added V <sub>REF</sub> , R <sub>FB</sub> to GND to the Absolute Maximum Ratings                                        | 5   |
| • | Changed the ESD rating of HBM From: 1500 To: 4000 in the Absolute Maximum Ratings                                      | 5   |
| • | Added table note: " All ac characteristic tests are performed" to the Electrical Characteristics                       | 6   |
| • | Added test conditions to the Output voltage settling time of the AC characteristics section in the Timing Requirements | 7   |
| • | Added table note: " All ac characteristic tests are performed" to the Electrical Characteristics                       |     |
| • | Changed Figure 9                                                                                                       | . 8 |

### TEXAS INSTRUMENTS

www.ti.com

Page

Page

# Changes from Original (November 2004) to Revision APage• Removed the Product Preview label1• Added information to the Features1• Added Output leakage current Data = 0000h, $T_A = T_{MAX}$ in the Electrical Characteristics6• Added Input high voltage for $V_{DD} = 2.7$ V and 2.5 V in the Electrical Characteristics6• Changed the values of the Power Requirements and the AC characteristics section in the Electrical Characteristics6

3

### 5 Device Comparison Table

| PART NUMBER  | INL (LSB) | DNL (LSB) |
|--------------|-----------|-----------|
| DAC8811ICDGK | ±1        | ±1        |
| DAC8811IBDGK | ±2        | ±1        |
| DAC8811ICDRB | ±1        | ±1        |
| DAC8811IBDRB | ±2        | ±1        |

# 6 Pin Configuration and Functions





### **Pin Functions**

| PIN TYPE         |     | TYDE | DESCRIPTION                                                                                                                     |  |
|------------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------|--|
| NAME             | NO. | ITPE | DESCRIPTION                                                                                                                     |  |
| CLK              | 1   | I    | Clock input; positive edge triggered clocks data into shift register                                                            |  |
| SDI              | 2   | I    | Serial register input; data loads directly into the shift register MSB first. Extra leading bits are ignored.                   |  |
| R <sub>FB</sub>  | 3   | 0    | Internal matching feedback resistor. Connect to external op amp output.                                                         |  |
| V <sub>REF</sub> | 4   | I    | AC reference input pin. Establishes DAC full-scale voltage. Constant input resistance versus ode.                               |  |
| I <sub>OUT</sub> | 5   | 0    | AC current output. Connects to inverting terminal of external precision I/V op amp.                                             |  |
| GND              | 6   | G    | Analog and digital ground.                                                                                                      |  |
| V <sub>DD</sub>  | 7   | I    | Positive power supply input. Specified operating range of 2.7 V to 5.5 V.                                                       |  |
| <u>cs</u>        | 8   | I    | Chip-select; active low digital input. Transfers shift register data to DAC register on rising edge. See Table 1 for operation. |  |



### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       |                              | MIN  | MAX                   | UNIT |
|---------------------------------------|------------------------------|------|-----------------------|------|
|                                       | V <sub>DD</sub> to GND       | -0.3 | 7                     | V    |
| Input voltage                         | V (I <sub>OUT</sub> ) to GND | -0.3 | V <sub>DD</sub> + 0.3 | V    |
| Digital input voltage                 | GND                          | -0.3 | V <sub>DD</sub> + 0.3 | V    |
| Reference voltage, V <sub>REF</sub>   | R <sub>FB</sub> to GND       | -25  | 25                    | V    |
| Operating temperature                 |                              | -40  | 105                   | °C   |
| Junction temperature, T <sub>J</sub>  |                              |      | 125                   | °C   |
| Storage temperature, T <sub>stg</sub> |                              | -65  | 150                   |      |

(1) Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|                    |                         |                                                                              | MAX   | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>            | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 $^{\rm (2)}$ | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                               | MIN | NOM MAX | UNIT |
|-----------------------------------------------|-----|---------|------|
| Supply voltage to GND                         | 2.7 | 5.5     | V    |
| Operating ambient temperature, T <sub>A</sub> | -40 | 125     | °C   |

### 7.4 Thermal Information

|                       |                                              | DAC         |            |      |
|-----------------------|----------------------------------------------|-------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGK (VSSOP) | DRB (VSON) | UNIT |
|                       |                                              | 8 PINS      | 8 PINS     |      |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 169.6       | 46.7       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 64.2        | 61.3       | °C/W |
| $R_{	extsf{	heta}JB}$ | Junction-to-board thermal resistance         | 90.3        | 22         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 7.7         | 1.1        | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 88.8        | 22.1       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | 3.8        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### **DAC8811**

SLAS411D-NOVEMBER 2004-REVISED FEBRUARY 2016

www.ti.com

### 7.5 Electrical Characteristics

 $V_{DD}$  = 2.7 V to 5.5 V;  $I_{OUT}$  = Virtual GND, GND = 0 V;  $V_{REF}$  = 10 V;  $T_A$  = full operating temperature. All specifications -40°C to 85°C, unless otherwise noted.

|                 | PARAMETER                                 | TEST CONDITIONS                                                     | MIN | TYP  | MAX | UNIT   |
|-----------------|-------------------------------------------|---------------------------------------------------------------------|-----|------|-----|--------|
| STATIC PE       | ERFORMANCE                                |                                                                     |     |      |     |        |
|                 | Resolution                                |                                                                     | 16  |      |     | Bits   |
|                 | Relative accuracy                         | DAC8811C                                                            |     |      | ±1  | LSB    |
|                 | Relative accuracy                         | DAC8811B                                                            |     |      | ±2  | LSB    |
|                 | Differential nonlinearity                 |                                                                     |     | ±0.5 | ±1  | LSB    |
|                 | Output leakage current                    | Data = 0000h, T <sub>A</sub> = 25°C                                 |     |      | 10  | nA     |
|                 | Output leakage current                    | Data = 0000h, $T_A = T_{MAX}$                                       |     |      | 10  | nA     |
|                 | Full-scale gain error                     | All ones loaded to DAC register                                     |     | ±1   | ±4  | mV     |
|                 | Full-scale tempco                         |                                                                     |     | ±3   |     | ppm/°C |
| OUTPUT C        |                                           |                                                                     |     |      |     |        |
|                 | Output current                            |                                                                     |     | 2    |     | mA     |
|                 | Output capacitance                        | Code dependent                                                      |     | 50   |     | pF     |
| REFEREN         | CE INPUT <sup>(1)</sup>                   |                                                                     |     |      |     |        |
|                 | V <sub>REF</sub> Range                    |                                                                     | -15 |      | 15  | V      |
|                 | Input resistance                          |                                                                     |     | 5    |     | kΩ     |
|                 | Input capacitance                         |                                                                     |     | 5    |     | pF     |
| LOGIC INF       | PUTS AND OUTPUT <sup>(1)</sup>            |                                                                     |     |      |     |        |
|                 |                                           | $V_{DD} = 2.7 V$                                                    |     |      | 0.6 | V      |
| VIL             | Input low voltage                         | V <sub>DD</sub> = 5V                                                |     |      | 0.8 | V      |
| <i>\</i> /      | lanut hink valta na                       | V <sub>DD</sub> = 2.7V                                              | 2.1 |      |     | V      |
| V <sub>IH</sub> | Input high voltage                        | V <sub>DD</sub> = 5V                                                | 2.4 |      |     | V      |
| IIL             | Input leakage current                     |                                                                     |     |      | 10  | μA     |
| C <sub>IL</sub> | Input capacitance                         |                                                                     |     |      | 10  | pF     |
| POWER R         | EQUIREMENTS                               |                                                                     |     |      |     |        |
| V <sub>DD</sub> |                                           |                                                                     | 2.7 |      | 5.5 | V      |
|                 | I <sub>DD</sub> (normal operation)        | Logic inputs = 0 V                                                  |     |      | 5   | μA     |
|                 | V <sub>DD</sub> = 4.5 V to 5.5 V          | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                                |     | 3    | 5   | μA     |
|                 | V <sub>DD</sub> = 2.7 V to 3.6 V          | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                                |     | 1    | 2.5 | μA     |
| AC CHAR         | ACTERISTICS <sup>(1)</sup> <sup>(2)</sup> |                                                                     |     |      |     |        |
| BW –3 dB        | Reference mutiplying BW                   | V <sub>REF</sub> = 5 V <sub>PP</sub> , Data = FFFFh                 |     | 10   |     | MHz    |
|                 | DAC glitch impulse                        | V <sub>REF</sub> = 0 V to 10 V, Data = 7FFFh to 8000h to 7FFFh      |     | 2    |     | nV/s   |
|                 | Feed through error $V_{OUT}/V_{REF}$      | Data = 0000h, V <sub>REF</sub> = 100 mV <sub>RMS</sub> , f = 100kHz |     | -70  |     | dB     |
|                 | Digital feed through                      | $\overline{CS} = 1$ and $f_{CLK} = 1$ MHz                           |     | 2    |     | nV/s   |
|                 | Total harmonic distortion                 | $V_{REF} = 5 V_{PP}$ , Data = FFFFh, f = 1 kHz                      |     | -105 |     | dB     |
|                 | Output spot noise voltage                 | f = 1 kHz, BW = 1 Hz                                                |     | 12   |     | nV/√Hz |

(1)

Specified by design and characterization; not production tested. All ac characteristic tests are performed in a closed-loop system using the THS4011 I-to-V converter amplifier. (2)

### DAC8811 SLAS411D – NOVEMBER 2004 – REVISED FEBRUARY 2016

### 7.6 Timing Requirements

|                    |                                             |                                                                 | MIN | NOM | MAX | UNIT |
|--------------------|---------------------------------------------|-----------------------------------------------------------------|-----|-----|-----|------|
| INTERF             | ACE TIMING                                  |                                                                 |     |     |     |      |
| f <sub>CLK</sub>   | Clock input frequency                       |                                                                 |     | 50  | MHz |      |
| t <sub>(CH)</sub>  | Clock pulse width high                      | 10                                                              |     |     | ns  |      |
| t <sub>(CL)</sub>  | Clock pulse width low                       | 10                                                              |     |     | ns  |      |
| t <sub>(CSS)</sub> | CS to Clock setup time                      | 0                                                               |     |     | ns  |      |
| t <sub>(CSH)</sub> | Clock to $\overline{CS}$ hold time          | 10                                                              |     |     | ns  |      |
| t <sub>(DS)</sub>  | Data setup time                             | 5                                                               |     |     | ns  |      |
| t <sub>(DH)</sub>  | Data hold time                              |                                                                 | 10  |     |     | ns   |
| AC CHA             | ARACTERISTICS <sup>(1)</sup> <sup>(2)</sup> |                                                                 |     |     |     |      |
| +                  | Output voltage estiling time                | To $\pm 0.1\%$ of full-scale, Data = 0000h to FFFFh to 0000h    |     | 0.3 |     | μs   |
| t <sub>s</sub>     | Output voltage settling time                | To $\pm 0.0015\%$ of full-scale, Data = 0000h to FFFFh to 0000h |     | 0.5 |     | μs   |

(1) Specified by design and characterization; not production tested.

(2) All ac characteristic tests are performed in a closed-loop system using the THS4011 I-to-V converter amplifier.



Figure 1. DAC8811 Timing Diagram

DAC8811 SLAS411D – NOVEMBER 2004 – REVISED FEBRUARY 2016

www.ti.com

STRUMENTS

XAS

### 7.7 Typical Characteristics: V<sub>DD</sub> = 5 V

At  $T_A = 25^{\circ}C$ ,  $+V_{DD} = 5$  V, unless otherwise noted.





### Typical Characteristics: V<sub>DD</sub> = 5 V (continued)



Texas Instruments

www.ti.com

### 7.8 Typical Characteristics: V<sub>DD</sub> = 2.7 V

At  $T_A = 25^{\circ}C$ ,  $+V_{DD} = 2.7$  V, unless otherwise noted.





### 8 Detailed Description

### 8.1 Overview

The DAC8811 is a single channel current output, 16-bit digital-to-analog converter (DAC). The device includes a 3-wire serial interface to communicate with most DSPs.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

The DAC8811 is a single channel current output, 16-bit digital-to-analog converter (DAC). The architecture, illustrated in Figure 18, is an R-2R ladder configuration with the three MSBs segmented. Each 2R leg of the ladder is either switched to GND or the  $I_{OUT}$  terminal. The  $I_{OUT}$  terminal of the DAC is held at a virtual GND potential by the use of an external I/V converter op amp. The R-2R ladder is connected to an external reference input V<sub>REF</sub> that determines the DAC full-scale current. The R-2R ladder presents a code independent load impedance to the external reference of 5 k $\Omega$  ±25%. The external reference voltage can vary in a range of -15 V to 15 V, thus providing bipolar  $I_{OUT}$  current operation. By using an external I/V converter and the DAC8811 R<sub>FB</sub> resistor, output voltage ranges of -V<sub>REF</sub> to V<sub>REF</sub> can be generated.



Figure 18. Equivalent R-2R DAC Circuit

When using an external I/V converter and the DAC8811  $R_{\rm FB}$  resistor, the DAC output voltage is given by Equation 1:

$$V_{OUT} = -V_{REF} \times \frac{CODE}{65536}$$
(1)

)



### Feature Description (continued)

Each DAC code determines the 2R leg switch position to either GND or  $I_{OUT}$ . Because the DAC output impedance as seen looking into the  $I_{OUT}$  terminal changes versus code, the external I/V converter noise gain will also change. Because of this, the external I/V converter op amp must have a sufficiently low offset voltage such that the amplifier offset is not modulated by the DAC  $I_{OUT}$  terminal impedance change. External op amps with large offset voltages can produce INL errors in the transfer function of the DAC8811 due to offset modulation versus DAC code. For best linearity performance of the DAC8811, an operational amplifier (OPA277) is recommended (Figure 19). This circuit allows  $V_{REF}$  swinging from -10 V to +10 V.



Figure 19. Voltage Output Configuration

### 8.3.1 Stability Circuit

For a current-to-voltage design (see Figure 20), the DAC8811 current output ( $I_{OUT}$ ) and the connection with the inverting node of the op amp should be as short as possible and according to correct PCB layout design. For each code change, there is a step function. If the GBP of the op amp is limited and parasitic capacitance is excessive at the inverting node then gain peaking is possible. Therefore, for circuit stability, a compensation capacitor C1 (4 pF to 20 pF typ) can be added to the design, as shown in Figure 20.



Figure 20. Gain Peaking Prevention Circuit With Compensation Capacitor

### 8.3.2 Positive Voltage Output Circuit

As Figure 21 illustrates, in order to generate a positive voltage output, a negative reference is input to the DAC8811. This design is suggested instead of using an inverting amp to invert the output due to tolerance errors of the resistor. For a negative reference,  $V_{OUT}$  and GND of the reference are level-shifted to a virtual ground and a –2.5 V input to the DAC8811 with an op amp.



### Feature Description (continued)



Figure 21. Positive Voltage Output Circuit

### 8.3.3 Bipolar Output Circuit

The DAC8811, as a 2-quadrant multiplying DAC, can be used to generate a unipolar output. The polarity of the full-scale output  $I_{OUT}$  is the inverse of the input reference voltage at  $V_{REF}$ .

Some applications require full 4-quadrant multiplying capabilities or bipolar output swing. As shown in Figure 22, external op amp U4 is added as a summing amp and has a gain of 2X that widens the output span to 5 V. A 4-quadrant multiplying circuit is implemented by using a 2.5-V offset of the reference voltage to bias U4. According to the circuit transfer equation given in Equation 2, input data (D) from code 0 to full scale produces output voltages of  $V_{OUT} = -2.5$  V to  $V_{OUT} = +2.5$  V.

$$V_{OUT} = \left(\frac{D}{32,768} - 1\right) \times V_{REF}$$
(2)

External resistance mismatching is the significant error in Figure 22.



Figure 22. Bipolar Output Circuit

### 8.3.4 Programmable Current Source Circuit

A DAC8811 can be integrated into the circuit in Figure 23 to implement an improved Howland current pump for precise voltage to current conversions. Bidirectional current flow and high voltage compliance are two features of the circuit. With a matched resistor network, the load current of the circuit is shown by Equation 3:

$$I_{L} = \frac{(R2 + R3)/R1}{R3} \times V_{REF} \times D$$
(3)

The value of R3 in the previous equation can be reduced to increase the output current drive of U3. U3 can drive  $\pm 20$  mA in both directions with voltage compliance limited up to 15 V by the U3 voltage supply. Elimination of the circuit compensation capacitor C1 in the circuit is not suggested as a result of the change in the output impedance Z<sub>o</sub>, according to Equation 4:



### Feature Description (continued)

$$Z_{O} = \frac{R1'R3(R1+R2)}{R1(R2'+R3') - R1'(R2 = R3)}$$

As shown in Equation 4, with matched resistors,  $Z_O$  is infinite and the circuit is optimum for use as a current source. However, if unmatched resistors are used,  $Z_O$  is positive or negative with negative output impedance being a potential cause of oscillation. Therefore, by incorporating C1 into the circuit, possible oscillation problems are eliminated. The value of C1 can be determined for critical applications; for most applications, however, a value of several pF is suggested.



Figure 23. Programmable Bidirectional Current Source Circuit

### 8.4 Device Functional Mode

| Table 1. Control Logic Truth Table <sup>(1)</sup> | Table 1. | Control | Logic | Truth | Table <sup>(1)</sup> |
|---------------------------------------------------|----------|---------|-------|-------|----------------------|
|---------------------------------------------------|----------|---------|-------|-------|----------------------|

| CLK        | CS         | SERIAL SHIFT REGISTER                           | DAC REGISTER                         |
|------------|------------|-------------------------------------------------|--------------------------------------|
| Х          | Н          | No effect                                       | Latched                              |
| <b>↑</b> + | L          | Shift register data advanced one bit            | Latched                              |
| Х          | Н          | No effect                                       | Latched                              |
| Х          | <b>↑</b> + | Shift register data transferred to DAC register | New data loaded from serial register |

(1)  $\uparrow$ + Positive logic transition; X = Don't care

(4)



# 8.5 Programming

www.ti.com

### 0 0

### 8.5.1 DAC8811 Input Shift Register

The DAC8811 has a 3-wire serial interface ( $\overline{CS}$ , SCLK, and DIN) compatible with SPI, QSPI, and Microwire interface standards, as well as most DSPs. See Figure 1 for an example of a typical write sequence.

The input shift register is 16 bits wide, as shown in Figure 25. The write sequence begins by bringing the  $\overline{CS}$  line low. Data from the DIN line are clocked into the 16-bit shift register on each rising edge of CLK. The serial clock frequency can be as high as 50 MHz, making the DAC8811 compatible with high-speed DSPs. On the 16<sup>th</sup> rising edge of the serial clock, the last data bit is clocked in and the programmed function is executed.

At this point, the  $\overline{CS}$  line may be kept low or brought high. In either case, it must be brought high for a minimum of 20 ns before the next write sequence so that a falling edge of  $\overline{CS}$  can initiate the next write sequence.

### Figure 24. Data Input Register

| DB15            |                                                                 |                        |                           |     |     |            |    |    |        |                         |                        |                 |    |    | DB0 |
|-----------------|-----------------------------------------------------------------|------------------------|---------------------------|-----|-----|------------|----|----|--------|-------------------------|------------------------|-----------------|----|----|-----|
| D15             | D15                                                             | D13                    | D12                       | D11 | D10 | D9         | D8 | D7 | D6     | D5                      | D4                     | D3              | D2 | D1 | D0  |
| LEGENI          | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |                        |                           |     |     |            |    |    |        |                         |                        |                 |    |    |     |
|                 |                                                                 |                        |                           |     |     |            |    |    |        |                         |                        |                 |    |    |     |
| CLK             |                                                                 | $\neg \neg$            | ᠱᡃᠧ᠇ᠧ                     | лл  |     |            |    |    |        |                         | $^{\circ}$             | $\nabla \nabla$ |    | υŵ | UC  |
| <del>cs</del>   | <u>cs</u>                                                       |                        |                           |     |     |            |    |    |        |                         |                        |                 |    |    |     |
| D <sub>IN</sub> |                                                                 | 315 <b>X X</b>         | _x_x                      | DB0 |     | <u>_</u> ; |    |    |        | 5 <b>()</b>             | x_x_                   | XDB0            |    |    |     |
|                 | CS                                                              | Invalid W<br>HIGH befo | /rite Seque<br>ore 16th R |     | •   |            |    |    | Output | Valid Writ<br>Updates o | e Sequen<br>on 16th Ri |                 |    |    |     |
|                 |                                                                 |                        |                           |     |     |            |    |    |        | •                       |                        |                 |    |    |     |

Figure 25. CS Interrupt Facility



### 9 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

This design features the DAC8811 followed by a four-quadrant circuit for multiplying DACs. The circuit conditions the current output of an MDAC into a symmetrical bipolar voltage. The design uses an operational amplifier in a transimpedance configuration to convert the MDAC current into a voltage followed by an additional amplifier in a summing configuration to apply an offset voltage.

### 9.2 Typical Application



Figure 26. Typical Application

### 9.2.1 Design Requirements

Using a multiplying DAC requires a transimpedance stage with an amplifier with minimal input offset voltage. The tolerance of the external resistors will vary depending on the goals of the application, but for optimal performance with the DAC8811 the tolerance should be 0.1 % for all of the external resistors. The summing stage amplifier also needs low input-offset voltage and enough slew rate for the output range desired.

### 9.2.2 Detailed Design Procedure

The first stage of the design converts the current output of the MDAC ( $I_{OUT}$ ) to a voltage ( $V_{OUT}$ ) using an amplifier in a transimpedance configuration. A typical MDAC features an on-chip feedback resistor sized appropriately to match the ratio of the resistor values used in the DAC R-2R ladder. This resistor is available using the input shown in Figure 26 called RFB on the MDAC. The MDAC reference and the output of the transimpedance stage are then connected to the inverting input of the amplifier in the summing stage to produce the output that is defined by Equation 5.

$$V_{OUT}(Code) = \left(\frac{2_{FB2}}{R_{G1}} \times \frac{V_{REF} \times Code}{2^{bits}}\right) - \left(\frac{R_{FB2}}{R_{G2}} \times V_{REF}\right)$$
(5)



### DAC8811 SLAS411D – NOVEMBER 2004–REVISED FEBRUARY 2016

### www.ti.com

### Typical Application (continued)

### 9.2.3 Application Curves

Figure 27 shows the output voltage vs code of this design, while Figure 28 shows the output error vs code. Keep in mind that the error gets worse as the output code increases because the contribution of the gain error increases with code.



### **10** Power Supply Recommendations

These devices can operate within the specified supply voltage range of 2.7 V to 5.5 V. The power applied to AVDD should be well-regulated and low-noise. In order to further minimize noise from the power supplies, a strong recommendation is to include a pair of 100 pF and 1 nF capacitors and a 0.1  $\mu$ F to 1  $\mu$ F bypass capacitor. The current consumption of the AVDD pin, the short-circuit current limit, and the load current for these devices are listed in the *Electrical Characteristics* table. Choose the power supplies for these devices to meet the aforementioned current requirements.



### 11 Layout

### 11.1 Layout Guidelines

A precision analog component requires careful layout, adequate bypassing, and clean, well-regulated power supplies. The DAC8811devices offer single-supply operation, and are often used in close proximity with digital logic, microcontrollers, microprocessors, and digital signal processors. The more digital logic present in the design and the higher the switching speed, the more difficult it is to keep digital noise from appearing at the output. As a result of the single ground pin of the DAC8811, all return currents (including digital and analog return currents for the DAC) must flow through a single point. Ideally, GND would be connected directly to an analog ground plane. This plane would be separate from the ground connection for the digital components until they were connected at the power-entry point of the system. The power applied to AVDD should be wellregulated and low noise. Switching power supplies and dc-dc converters often have high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high-frequency spikes as their internal logic switches states. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output. As with the GND connection, AVDD should be connected to a power-supply plane or trace that is separate from the connection for digital logic until they are connected at the power-entry point. In addition, a pair of 100-pF to 1-nF capacitors and a 0.1-µF to 1-µF bypass capacitor are strongly recommended. In some situations, additional bypassing may be required, such as a 100 µF electrolytic capacitor or even a pi filter made up of inductors and capacitors – all designed essentially to provide low-pass filtering for the supply and remove the high-frequency noise.

While all the other recommendations apply to most DACs, multiplying DACs also require that the transimpedance amplifier be placed in close proximity in order to minimize non-linearity errors introduced by any resistance between the I<sub>OUT</sub> pin and V- pin of the amplifier.



### 11.2 Layout Example

Figure 29. DAC8811 Layout Example



### **12 Device and Documentation Support**

### **12.1 Documentation Support**

### 12.1.1 Related Documentation

For related documentation see the following:

- DAC8801/11EVM, SLAU151
- Interfacing the DAC8811 to the MSP430F449, SLAA238
- Topology and Noise Using Multiplying DAC, SBAA146

### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.3 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### **12.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.5 Glossary

### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  | (1)           |              | 5                  |      | ,              | (2)             | (6)                           | (3)                 |              | (43)                    |         |
| DAC8811IBDGKR    | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAUAG   SN                 | Level-2-260C-1 YEAR | -40 to 105   | D11                     | Samples |
| DAC8811IBDGKT    | ACTIVE        | VSSOP        | DGK                | 8    | 250            | RoHS & Green    | NIPDAUAG   SN                 | Level-2-260C-1 YEAR | -40 to 105   | D11                     | Samples |
| DAC8811IBDGKTG4  | ACTIVE        | VSSOP        | DGK                | 8    | 250            | RoHS & Green    | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 105   | D11                     | Samples |
| DAC8811IBDRBT    | ACTIVE        | SON          | DRB                | 8    | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | D11                     | Samples |
| DAC8811ICDGKR    | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAUAG   SN                 | Level-2-260C-1 YEAR | -40 to 105   | D11                     | Samples |
| DAC8811ICDGKT    | ACTIVE        | VSSOP        | DGK                | 8    | 250            | RoHS & Green    | NIPDAUAG   SN                 | Level-2-260C-1 YEAR | -40 to 105   | D11                     | Samples |
| DAC8811ICDRBT    | ACTIVE        | SON          | DRB                | 8    | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | D11                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# PACKAGE OPTION ADDENDUM

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           | t.               |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DAC8811IBDGKR               | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |
| DAC8811IBDGKT               | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |
| DAC8811IBDGKTG4             | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| DAC8811ICDGKR               | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |
| DAC8811ICDGKT               | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

5-Nov-2024



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC8811IBDGKR   | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| DAC8811IBDGKT   | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| DAC8811IBDGKTG4 | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| DAC8811ICDGKR   | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| DAC8811ICDGKT   | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |

# **DGK0008A**



# **PACKAGE OUTLINE**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



# DGK0008A

# **EXAMPLE BOARD LAYOUT**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown

on this view. It is recommended that vias under paste be filled, plugged or tented.

9. Size of metal pad may vary due to creepage requirement.



# DGK0008A

# **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



# **GENERIC PACKAGE VIEW**

# VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L



# DRB0008A



# **PACKAGE OUTLINE**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# DRB0008A

# **EXAMPLE BOARD LAYOUT**

### VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# DRB0008A

# **EXAMPLE STENCIL DESIGN**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated