

Technical documentation



Support & training

<span id="page-0-0"></span>

**[TLC555-Q1](https://www.ti.com/product/TLC555-Q1)** [SLFS078C](https://www.ti.com/lit/pdf/SLFS078) – OCTOBER 2006 – REVISED APRIL 2024

# **TLC555-Q1 Automotive LinCMOS™ Technology Timer**

# **1 Features**

- AEC-Q100 qualified for automotive applications: - Temperature grade 1:  $-40^{\circ}$ C to +125°C, T<sub>A</sub>
- [Functional Safety-Capable](https://www.ti.com/technologies/functional-safety.html#commitment)
	- [Documentation available to aid functional safety](https://www.ti.com/lit/pdf/SFFS546)  [system design](https://www.ti.com/lit/pdf/SFFS546)
- Very-low power consumption
- $-$  1mW (typical) at  $V_{DD}$  = 5V
- Capable of operation in astable mode
- CMOS output capable of swinging rail to rail
- High-output-current capability
	- Sink 100mA (typical)
	- Source 10mA (typical)
- Output fully compatible with CMOS, TTL, and MOS
- Low supply current reduces spikes during output transitions
- Single-supply operation from 2V to 15V
- Temperature range:  $-40^{\circ}$ C to  $+125^{\circ}$ C
- Functionally interchangeable with the [NE555;](https://www.ti.com/product/NE555) has same pinout

# **2 Applications**

- Precision timing
- Pulse generation
- Sequential timing
- Time delay generation
- Pulse width modulation
- Pulse position modulation
- Linear ramp generators
- Automotive lamp and LED lighting
- **Telematics**

# **3 Description**

The TLC555-Q1 is a monolithic timing circuit fabricated using TI LinCMOS™ technology. The timer is fully compatible with CMOS, TTL, and MOS logic and operates at frequencies up to 2MHz. As a result of the high input impedance, this device supports smaller timing capacitors than capacitors used by the [NE555.](https://www.ti.com/product/NE555) Thus, more accurate time delays and oscillations are possible. Power consumption is low across the full power-supply voltage range.

Like the NE555, the TLC555-Q1 has a trigger level equal to approximately one-third of the supply voltage, and a threshold level equal to approximately twothirds of the supply voltage. These levels can be altered by using the control voltage pin (CONT). When the trigger input (TRIG) falls below the trigger level, the flip-flop is set, and the output goes high. If TRIG is greater than the trigger level and the threshold input (THRES) is greater than the threshold level, the flip-flop is reset and the output goes low. The reset input (RESET) can override all other inputs and is used to initiate a new timing cycle. If RESET is low, the flip-flop is reset and the output goes low. Whenever the output is low, a low-impedance path is provided between the discharge pin (DISCH) and GND. Tie all unused inputs to an appropriate logic level to prevent false triggering.

#### **Package Information**



(1) For more information, see [Section 10.](#page-19-0)

(2) The package size (length × width) is a nominal value and includes pins, where applicable.





**Bottom Waveform - Output Voltage**

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,  $\overline{\textbf{44}}$  intellectual property matters and other important disclaimers. PRODUCTION DATA.



# **Table of Contents**





# **4 Pin Configuration and Functions**





#### **Table 4-1. Pin Functions**



<span id="page-2-0"></span>

# **5 Specifications**

## **5.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network GND.

(3) See *Thermal Information*.

## **5.2 ESD Ratings**



(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### **5.3 Recommended Operating Conditions**



#### **5.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/SPRA953)* application report.



# <span id="page-3-0"></span>**5.5 Electrical Characteristics:**  $V_{DD}$  **= 5 V**





(1) Full-range  $T_A$  is –40°C to 125°C.

(2) These values apply for the expected operating configurations in which THRES is connected directly to DISCH or TRIG.

<span id="page-4-0"></span>

# **5.6 Electrical Characteristics: V<sub>DD</sub> = 15 V**

 $V_{DD}$  = 15 V, at specified free-air temperature (unless otherwise noted)



(1) Full-range T<sub>A</sub> is –40°C to 125°C.

(2) These values apply for the expected operating configurations in which THRES is connected directly to DISCH or TRIG.

![](_page_5_Picture_1.jpeg)

## <span id="page-5-0"></span>**5.7 Switching Characteristics**

at V<sub>DD</sub> = 5 V, T<sub>A</sub> = 25°C (unless otherwise noted); characteristic values are specified by design, characterization, or both

![](_page_5_Picture_355.jpeg)

(1)  $R_A$ ,  $R_B$ , and  $C_T$  are as defined in Figure 5-1.

### **5.8 Typical Characteristics**

![](_page_5_Figure_7.jpeg)

<span id="page-6-0"></span>![](_page_6_Picture_0.jpeg)

# **6 Detailed Description**

## **6.1 Overview**

The TLC555-Q1 timer is used for general-purpose timing applications from 476 ns to hours or from < 1 MHz to 2.1 MHz. All inputs are level sensitive, and not edge-triggered.

![](_page_6_Figure_5.jpeg)

Copyright © 2017, Texas Instruments Incorporated

Note: RESET can override TRIG, which can override THRES.

#### **Figure 6-1. Simplified Schematic**

## **6.2 Functional Block Diagram**

![](_page_6_Figure_10.jpeg)

## **6.3 Feature Description**

#### **6.3.1 Monostable Operation**

For monostable operation, [Figure 6-2](#page-7-0) shows how any of these timers can be connected. If the output is low, application of a negative-going pulse to the trigger (TRIG) sets the flip-flop ( $\overline{Q}$  goes low), drives the output high, and turns off Q1. Capacitor C charges through  $R_A$  until the voltage across the capacitor reaches the threshold voltage of the threshold (THRES) input. If TRIG returns to a high level, the output of the threshold comparator resets the flip-flop ( $\overline{Q}$  goes high), drives the output low, and discharges C through Q1.

![](_page_7_Picture_1.jpeg)

<span id="page-7-0"></span>![](_page_7_Figure_2.jpeg)

**Figure 6-2. Circuit for Monostable Operation**

Monostable operation is initiated when TRIG voltage falls below the trigger threshold. When initiated, the sequence ends only if TRIG is high for at least 10 µs before the end of the timing interval. When the trigger is grounded, the comparator storage time can be as long as 10 µs, which limits the minimum monostable pulse duration to 10 µs. Because of the threshold level and saturation voltage of Q1, the output pulse duration is approximately  $t_w = 1.1R_A C$ . Figure 6-3 is a plot of the time constant for various values of  $R_A$  and C. The threshold levels and charge rates are directly proportional to the supply voltage  $(V_{DD})$ . As a result, the timing interval is independent of the supply voltage if the supply voltage is constant during the time interval.

Applying a negative-going trigger pulse simultaneously to RESET and TRIG during the timing interval discharges C and reinitiates the cycle, commencing on the positive edge of the reset pulse. The output is held low as long as the reset pulse is low. To prevent false triggering, connect RESET to  $V_{DD}$  when RESET is not being used. If the RESET function is required and the pin is driven by external logic or a microcontroller, use a pullup resistor to V<sub>DD</sub> (such as 10 kΩ) to prevent the RESET pin from floating. If the RESET function is not required, short the RESET pin directly to the  $V_{DD}$  pin.

![](_page_7_Figure_6.jpeg)

<span id="page-8-0"></span>![](_page_8_Picture_0.jpeg)

#### **6.3.2 Astable Operation**

Figure 6-5 shows that adding a second resistor  $(R_B)$  to the circuit and connecting the trigger input to the threshold input causes the timer to self-trigger and run as a multivibrator. The C capacitor charges through  $R_A$ and R<sub>B</sub> and then only discharges through R<sub>B</sub>. As a result, the values of R<sub>A</sub> and R<sub>B</sub> control the duty cycle.

This astable connection results in the C capacitor charging and discharging between the threshold-voltage level (≈ 0.67 × V<sub>DD</sub>) and the trigger-voltage level (≈ 0.33 × V<sub>DD</sub>). As in the monostable circuit, charge and discharge times (and as a result, the frequency and duty cycle) are independent of the supply voltage.

![](_page_8_Figure_5.jpeg)

A. Decoupling CONT voltage to ground with a capacitor can improve operation. This must be evaluated for individual applications.

**Figure 6-5. Circuit for Astable Operation**

![](_page_8_Figure_8.jpeg)

![](_page_8_Figure_9.jpeg)

![](_page_8_Figure_10.jpeg)

![](_page_9_Picture_1.jpeg)

[Figure 6-7](#page-8-0) shows typical waveforms generated during astable operation. Calculate the output high-level duration  $(t_H)$  and low-level duration  $t_L$  for frequencies less than or equal to 100 kHz as follows:

$$
t_{H} = 0.693 (R_{A} + R_{B}) C
$$
 (1)

$$
t_{L} = 0.693 (R_{B}) C
$$
 (2)

Other useful relationships are shown as follows:

$$
period = t_H + t_L = 0.693 (R_A + 2R_B)C
$$
\n(3)

frequency 
$$
\approx \frac{1.44}{(R_A + 2R_B)C}
$$
 (4)

Output driver duty cycle = 
$$
\frac{t_L}{t_H + t_L} = \frac{R_B}{R_A + 2R_B}
$$
 (5)

Output waveform duty cycle = 
$$
\frac{t_H}{t_H + t_L} = 1 - \frac{R_B}{R_A + 2R_B}
$$
 (6)

Low-to-high ratio = 
$$
\frac{t_L}{t_H} = \frac{R_B}{R_A + R_B}
$$
 (7)

Equation 1 to Equation 7 do not account for any propagation delay times from the TRIG and THRES inputs to DISCH output. These delay times add directly to the period and overcharge the capacitor, which creates differences between calculated and actual values that increase with frequency. In addition, the internal on-state resistance r<sub>on</sub> during discharge adds to R<sub>B</sub> to provide another source of timing error in the calculation when  $R_B$  is very low. The following equations provide better agreement with measured values. The formulas in Equation 8 represent the actual low and high times when used at higher frequencies (beyond 100 kHz) because propagation delay and discharge on resistance is added to the formulas. The value of  $C<sub>T</sub>$  includes both the nominal or deliberate timing capacitance, as well as parasitic capacitance on the PCB. Decoupling capacitance on CONT also affects the duty cycle, with an error contribution that depends on the capacitor leakage resistance. For additional discussion, see the *[Design low-duty-cycle timer circuits](https://www.edn.com/design-low-duty-cycle-timer-circuits/)* article.

$$
t_{c(H)} = C_{T} (R_{A} + R_{B}) \ln \left[ 3 - \exp \left( \frac{-t_{PLH}}{C_{T}(R_{B} + r_{on})} \right) \right] + t_{PHL}
$$

$$
t_{c(L)} = C_{T} (R_{B} + r_{on}) \ln \left[ 3 - \exp \left( \frac{-t_{PHL}}{C_{T}(R_{A} + R_{B})} \right) \right] + t_{PLH}
$$

(8)

![](_page_10_Picture_0.jpeg)

These equations and those given earlier are similar in that a time constant is multiplied by the logarithm of a number or function. The limit values of the logarithmic terms must be between ln(2) at low frequencies, and ln(3) at extremely high frequencies. For a duty cycle close to 50%, an appropriate constant for the logarithmic terms can be substituted with good results. Output waveform duty cycles less than 50% require that  $t_{c(H)}$  /  $t_{c(L)}$  < 1 and possibly that  $R_A \le r_{on}$ . These conditions can be difficult to obtain. Figure 6-8 shows the nominal free-running frequency associated with various combinations of  $C_T$  and  $R_A + 2 \times R_B$ .

![](_page_10_Figure_3.jpeg)

**Figure 6-8. Free-Running Frequency**

#### **6.3.3 Frequency Divider**

By adjusting the length of the timing cycle, the basic circuit of the TLC555-Q1 can operate as a frequency divider. Figure 6-9 shows a divide-by-three circuit that reinforces that re-triggering cannot occur during the timing cycle.

![](_page_10_Figure_7.jpeg)

**Figure 6-9. Divide-by-Three Circuit Waveforms**

![](_page_11_Picture_1.jpeg)

### <span id="page-11-0"></span>**6.4 Device Functional Modes**

Table 6-1 lists the device functional modes. For a valid reset voltage condition, use an external pullup resistor to  $V_{DD}$  (if using the RESET functionality), or short the RESET pin directly to  $V_{DD}$  (if the RESET functionality is not used).

![](_page_11_Picture_121.jpeg)

## **Table 6-1. Function Table**

(1) Voltage levels shown are nominal.

<span id="page-12-0"></span>![](_page_12_Picture_0.jpeg)

# **7 Application and Implementation**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### **7.1 Application Information**

The TLC555-Q1 timer device uses resistor and capacitor charging delay to provide a programmable time delay or operating frequency. The following section presents a simplified discussion of the design process.

#### **7.2 Typical Applications**

#### **7.2.1 Missing-Pulse Detector**

The circuit shown in Figure 7-1 can detect a missing pulse or abnormally long spacing between consecutive pulses in a train of pulses. The timing interval of the mono-stable circuit is re-triggered continuously by the input pulse train if the pulse spacing is less than the timing interval. A longer pulse spacing, missing pulse, or terminated pulse train permits the timing interval to be completed, which generates an output pulse as shown in [Figure 7-2](#page-13-0).

![](_page_12_Figure_10.jpeg)

**Figure 7-1. Circuit for Missing-Pulse Detector**

#### *7.2.1.1 Design Requirements*

Input fault (missing pulses) must be input high. Input stuck low is not detected because timing capacitor (C) remains discharged.

#### *7.2.1.2 Detailed Design Procedure*

Select R<sub>A</sub> and C so that R<sub>A</sub>× C > [maximum normal input high time]. R<sub>L</sub> improves V<sub>OH</sub>, but is not required for TTL compatibility.

![](_page_13_Picture_1.jpeg)

#### <span id="page-13-0"></span>*7.2.1.3 Application Curve*

![](_page_13_Figure_3.jpeg)

**Figure 7-2. Completed Timing Waveforms for Missing-Pulse Detector**

#### **7.2.2 Pulse-Width Modulation**

The operation of the timer can be modified by modulating the internal threshold and trigger voltages by applying an external voltage (or current) to CONT. Figure 7-3 shows a circuit for pulse-width modulation. A continuous input pulse train triggers the mono-stable circuit, and a control signal modulates the threshold voltage. [Figure](#page-14-0) [7-4](#page-14-0) shows the resulting output pulse-width modulation. While a sine-wave modulation signal is shown, any wave shape can be used.

![](_page_13_Figure_7.jpeg)

A. The modulating signal can be direct or capacitively coupled to CONT. For direct coupling, the effects of modulation source voltage and impedance on the bias of the timer must be considered.

#### **Figure 7-3. Circuit for Pulse-Width Modulation**

#### *7.2.2.1 Design Requirements*

Clock input must have  $V_{\text{OI}}$  and  $V_{\text{OH}}$  levels that are less than and greater than 1/3 VDD. Modulation input can vary from ground to VDD. The application must be tolerant of a nonlinear transfer function; the relationship between modulation input and pulse width is not linear because the capacitor charge is based RC on an negative exponential curve.

<span id="page-14-0"></span>![](_page_14_Picture_0.jpeg)

#### *7.2.2.2 Detailed Design Procedure*

Select R<sub>A</sub> and C so that R<sub>A</sub>  $\times$  C = 1/4 [clock input period]. R<sub>L</sub> improves V<sub>OH</sub>, but is not required for TTL compatibility.

#### *7.2.2.3 Application Curve*

![](_page_14_Figure_5.jpeg)

**Figure 7-4. Pulse-Width-Modulation Waveforms**

#### **7.2.3 Pulse-Position Modulation**

As shown in Figure 7-5, any of these timers can be used as a pulse-position modulator. This application modulates the threshold voltage and the time delay of a free-running oscillator. [Figure 7-6](#page-15-0) shows a triangularwave modulation signal for this type of circuit; however, any wave shape can be used.

![](_page_14_Figure_9.jpeg)

A. The modulating signal can be direct or capacitively coupled to CONT. For direct coupling, the effects of modulation source voltage and impedance on the bias of the timer must be considered.

#### **Figure 7-5. Circuit for Pulse-Position Modulation**

![](_page_15_Picture_1.jpeg)

#### <span id="page-15-0"></span>*7.2.3.1 Design Requirements*

Both DC and AC coupled modulation inputs change the upper and lower voltage thresholds for the timing capacitor. Both frequency and duty cycle vary with the modulation voltage.

#### *7.2.3.2 Detailed Design Procedure*

The nominal output frequency and duty cycle can be determined using formulas in *[Section 6.3.2](#page-8-0)*. R<sub>L</sub> improves  $V_{OH}$ , but is not required for TTL compatibility.

#### *7.2.3.3 Application Curve*

![](_page_15_Figure_7.jpeg)

**Time − 0.1 ms/div**

**Figure 7-6. Pulse-Position-Modulation Waveforms**

#### **7.2.4 Sequential Timer**

Many applications (such as computers) require signals for initializing conditions during start-up. Other applications (such as test equipment) require activation of test signals in sequence. These timing circuits can connect to provide sequential control. The timers can be used in various combinations of a-stable or mono-stable circuit connections with or without modulation for extremely flexible waveform control. [Figure 7-7](#page-16-0) shows a sequencer circuit with possible applications in many systems; [Figure 7-8](#page-16-0) shows the output waveforms.

<span id="page-16-0"></span>![](_page_16_Picture_0.jpeg)

![](_page_16_Figure_2.jpeg)

NOTE A: S closes momentarily at  $t = 0$ .

Copyright © 2016, Texas Instruments Incorporated

#### **Figure 7-7. Sequential Timer Circuit**

#### *7.2.4.1 Design Requirements*

The sequential timer application chains together multiple mono-stable timers. The joining components are 33-kΩ resistors and 0.001-µF capacitors. The output high to low edge passes a 10-µs start pulse to the next mono-stable.

#### *7.2.4.2 Detailed Design Procedure*

The timing resistors and capacitors can be selected using this formula:  $t_w = 1.1 \times R \times C$ .

#### *7.2.4.3 Application Curve*

![](_page_16_Figure_11.jpeg)

**t − Time − 1 s/div**

**Figure 7-8. Sequential Timer Waveforms**

![](_page_17_Picture_1.jpeg)

#### <span id="page-17-0"></span>**7.3 Power Supply Recommendations**

The TLC555-Q1 requires a voltage supply within 4.5 V to 15 V. Adequate power supply bypassing is required to protect associated circuitry. The minimum recommended value is 0.1 μF in parallel with a 1-μF electrolytic. Place the bypass capacitors as close as possible to the TLC555-Q1 and minimize the trace length.

### **7.4 Layout**

#### **7.4.1 Layout Guidelines**

Standard PCB rules apply to routing the TLC555-Q1. The 0.1 μF in parallel with a 1-μF electrolytic capacitor must be as close as possible to the TLC555-Q1. The capacitor used for the time delay must be placed as close to the discharge pin. A ground plane on the bottom layer can provide better noise immunity and signal integrity.

#### **7.4.2 Layout Example**

Figure 7-9 shows the basic layout for various applications.

- C1 based on time delay calculations
- $C2 0.01 \mu$ F bypass capacitor for control voltage pin
- C3 0.1-μF bypass ceramic capacitor
- $C4 1$ -μF electrolytic bypass capacitor
- R1 based on time delay calculations

![](_page_17_Figure_14.jpeg)

**Figure 7-9. Recommended Layout**

<span id="page-18-0"></span>![](_page_18_Picture_0.jpeg)

# **8 Device and Documentation Support**

#### **8.1 Documentation Support**

#### **8.1.1 Related Documentation**

For related documentation see the following:

- Texas Instruments, *[TLC555-Q1 Used as a Positive and Negative Charge Pump](https://www.ti.com/lit/pdf/SLFA002)* application note
- Texas Instruments, *[EMC Compatible Automotive LED Rear Lamp With Sequential-Turn Animation Reference](https://www.ti.com/lit/pdf/TIDUBW5) [Design](https://www.ti.com/lit/pdf/TIDUBW5)*

### **8.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **8.3 Support Resources**

TI E2E™ [support forums](https://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use.](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

#### **8.4 Trademarks**

LinCMOS™ and TI E2E™ are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

#### **8.5 Electrostatic Discharge Caution**

![](_page_18_Picture_16.jpeg)

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **8.6 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

## **9 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

![](_page_18_Picture_274.jpeg)

<span id="page-19-0"></span>**[TLC555-Q1](https://www.ti.com/product/TLC555-Q1)** [SLFS078C](https://www.ti.com/lit/pdf/SLFS078) – OCTOBER 2006 – REVISED APRIL 2024 **[www.ti.com](https://www.ti.com)**

![](_page_19_Picture_273.jpeg)

# **Changes from Revision A (October 2012) to Revision B (May 2015) Page**

Updated the numbering format for tables, figures, and cross-references throughout the document................. [1](#page-0-0) • Added *ESD Ratings* table, *Feature Description* section, *Device Functional Modes*, *Application and Implementation* section, *Power Supply Recommendations* section, *Layout* section, *Device and Documentation Support* section, and *Mechanical, Packaging, and Orderable Information* section ..................[1](#page-0-0)

![](_page_19_Picture_274.jpeg)

# **10 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

![](_page_20_Picture_0.jpeg)

# **PACKAGING INFORMATION**

![](_page_20_Picture_211.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **OTHER QUALIFIED VERSIONS OF TLC555-Q1 :**

![](_page_21_Picture_0.jpeg)

www.ti.com 15-Nov-2022

• Catalog : [TLC555](http://focus.ti.com/docs/prod/folders/print/tlc555.html)

• Military : [TLC555M](http://focus.ti.com/docs/prod/folders/print/tlc555m.html)

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# **TEXAS NSTRUMENTS**

www.ti.com 14-Dec-2024

# **TUBE**

![](_page_22_Figure_5.jpeg)

# **B - Alignment groove width**

\*All dimensions are nominal

![](_page_22_Picture_87.jpeg)

![](_page_23_Picture_1.jpeg)

# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_23_Figure_5.jpeg)

NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.

![](_page_23_Picture_12.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_24_Figure_4.jpeg)

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_24_Picture_8.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_25_Figure_4.jpeg)

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.

![](_page_25_Picture_8.jpeg)

## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated