# onsemi

## 3.3 V ECL Dual 1:3 Fanout **Buffer**

### MC100LVEL13

### Description

The MC100LVEL13 is a dual, fully differential 1:3 fanout buffer. The Low Output-Output Skew of the device makes it ideal for distributing two different frequency synchronous signals.

The differential inputs have special circuitry which ensures device stability under open input conditions. When both differential inputs are left open the D input will pull down to  $V_{EE}$ , The  $\overline{D}$  input will bias around  $V_{CC}/2$  and the Q output will go LOW.

### Features

- 500 ps Typical Propagation Delays
- 50 ps Output-Output Skews
- ESD Protection: > 2 kV Human Body Model
- The 100 Series Contains Temperature Compensation
- PECL Mode Operating Range:  $V_{CC} = 3.0 \text{ V}$  to 3.8 V with  $V_{EE} = 0 V$
- NECL Mode Operating Range: V<sub>CC</sub> = 0 V with  $V_{EE} = -3.0 \text{ V}$  to -3.8 V
- Internal Input Pulldown Resistors
- Q Output will Default LOW with Inputs Open or at V<sub>EE</sub>
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity: Level 3 (Pb-Free)
- Flammability Rating: UL 94 V-0 @ 0.125 in, Oxygen Index: 28 to 34
- Transistor Count = 143 Devices
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



SOIC-20 WB DW SUFFIX CASE 751D

### **MARKING DIAGRAM**



| = Assembly L | ocation |
|--------------|---------|
|--------------|---------|

WL = Wafer Lot

YΥ = Year WW = Work Week

G

= Pb-Free Package

\*For additional marking information, refer to Application Note AND8002/D.

### **ORDERING INFORMATION**

| Device           | Package                 | Shipping†           |
|------------------|-------------------------|---------------------|
| MC100LVEL13DWG   | SOIC-20 WB<br>(Pb-Free) | 38 Units / Tube     |
| MC100LVEL13DWR2G | SOIC-20 WB<br>(Pb-Free) | 1000<br>Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### MC100LVEL13



Warning: All  $V_{CC}$  and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.

## Figure 1. Logic Diagram and Pinout: 20-Lead SOIC (Top View)

**Table 2. MAXIMUM RATINGS** 

### Table 1. PIN DESCRIPTION

| PIN             | FUNCTION                       |
|-----------------|--------------------------------|
| Qna, Qna        | ECL Differential Clock Outputs |
| Qnb, Qnb        | ECL Differential Clock Outputs |
| CLKn, CLKn      | ECL Differential Clock Inputs  |
| V <sub>CC</sub> | Positive Supply                |
| $V_{\text{EE}}$ | Negative Supply                |

| Symbol           | Parameter                                          | Condition 1                      | Condition 2                              | Rating            | Unit   |
|------------------|----------------------------------------------------|----------------------------------|------------------------------------------|-------------------|--------|
| V <sub>CC</sub>  | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V            |                                          | 8 to 0            | V      |
| $V_{EE}$         | NECL Mode Power Supply                             | V <sub>CC</sub> = 0 V            |                                          | –8 to 0           | V      |
| VI               | PECL Mode Input Voltage<br>NECL Mode Input Voltage | $V_{EE} = 0 V$<br>$V_{CC} = 0 V$ | $V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE}$ | 6 to 0<br>-6 to 0 | V<br>V |
| I <sub>out</sub> | Output Current                                     | Continuous<br>Surge              |                                          | 50<br>100         | mA     |
| T <sub>A</sub>   | Operating Temperature Range                        |                                  |                                          | -40 to +85        | °C     |
| T <sub>stg</sub> | Storage Temperature Range                          |                                  |                                          | –65 to +150       | °C     |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm               | SOIC-20 WB<br>SOIC-20 WB                 | 90<br>60          | °C/W   |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)              | Standard Board                   | SOIC-20 WB                               | 30 to 35          | °C/W   |
| T <sub>sol</sub> | Wave Solder (Pb-Free)                              | < 2 to 3 sec @ 260°C             |                                          | 265               | °C     |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

|                 | –40°C 25°C                                                                                                              |             |      |            |            |      |            |            |      |            |      |
|-----------------|-------------------------------------------------------------------------------------------------------------------------|-------------|------|------------|------------|------|------------|------------|------|------------|------|
| Symbol          | Characteristic                                                                                                          | Min         | Тур  | Max        | Min        | Тур  | Max        | Min        | Тур  | Max        | Unit |
| I <sub>EE</sub> | Power Supply Current                                                                                                    |             | 30   | 38         |            | 30   | 38         |            | 32   | 40         | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                                                            | 2215        | 2295 | 2420       | 2275       | 2345 | 2420       | 2275       | 2345 | 2420       | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                                                             | 1470        | 1605 | 1745       | 1490       | 1595 | 1680       | 1490       | 1595 | 1680       | mV   |
| VIH             | Input HIGH Voltage (Single-Ended)                                                                                       | 2135        |      | 2420       | 2135       |      | 2420       | 2135       |      | 2420       | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                                                                        | 1490        |      | 1825       | 1490       |      | 1825       | 1490       |      | 1825       | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3)<br>V <sub>PP</sub> < 500 mV<br>V <sub>PP</sub> ≥ 500 mV | 1.3<br>1.5  |      | 2.9<br>2.9 | 1.2<br>1.4 |      | 2.9<br>2.9 | 1.2<br>1.4 |      | 2.9<br>2.9 | V    |
| I <sub>IH</sub> | Input HIGH Current                                                                                                      |             |      | 150        |            |      | 150        |            |      | 150        | μA   |
| Ι <sub>ΙL</sub> | Input LOW Current<br>CLKn<br>CLKn                                                                                       | 0.5<br>–300 |      |            | 0.5<br>300 |      |            | 0.5<br>300 |      |            | μΑ   |

### Table 3. LVPECL DC CHARACTERISTICS ( $V_{CC}$ = 3.3 V; $V_{EE}$ = 0.0 V (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary  $\pm$ 0.3 V.

2. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> – 2.0 V.

3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V.

|                 |                                                                                                                         | –40°C 25°C   |       |              |              |       |              |              |       |              |      |
|-----------------|-------------------------------------------------------------------------------------------------------------------------|--------------|-------|--------------|--------------|-------|--------------|--------------|-------|--------------|------|
| Symbol          | Characteristic                                                                                                          | Min          | Тур   | Max          | Min          | Тур   | Max          | Min          | Тур   | Max          | Unit |
| I <sub>EE</sub> | Power Supply Current                                                                                                    |              | 30    | 38           |              | 30    | 38           |              | 32    | 40           | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                                                            | -1085        | -1005 | -880         | -1025        | -955  | -880         | -1025        | -955  | -880         | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                                                             | -1830        | -1695 | -1555        | -1810        | -1705 | -1620        | -1810        | -1705 | -1620        | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                                                                       | -1165        |       | -880         | -1165        |       | -880         | -1165        |       | -880         | mV   |
| VIL             | Input LOW Voltage (Single-Ended)                                                                                        | -1810        |       | -1475        | -1810        |       | -1475        | -1810        |       | -1475        | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3)<br>V <sub>PP</sub> < 500 mV<br>V <sub>PP</sub> ≥ 500 mV | -2.0<br>-1.8 |       | -0.4<br>-0.4 | -2.1<br>-1.9 |       | -0.4<br>-0.4 | -2.1<br>-1.9 |       | -0.4<br>-0.4 | V    |
| I <sub>IH</sub> | Input HIGH Current                                                                                                      |              |       | 150          |              |       | 150          |              |       | 150          | μA   |
| Ι <sub>ΙL</sub> | Input LOW Current<br>CLKn<br>CLKn                                                                                       | 0.5<br>-300  |       |              | 0.5<br>300   |       |              | 0.5<br>300   |       |              | μΑ   |

### Table 4. LVNECL DC CHARACTERISTICS ( $V_{CC} = 0.0 \text{ V}$ ; $V_{EE} = -3.3 \text{ V}$ (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary  $\pm$ 0.3 V.

2. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> – 2.0 V.

 V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V.

### MC100LVEL13

|                                      |                                                                      | –40°C |     | 25°C     |     |     | 85°C     |     |     |          |      |
|--------------------------------------|----------------------------------------------------------------------|-------|-----|----------|-----|-----|----------|-----|-----|----------|------|
| Symbol                               | Characteristic                                                       | Min   | Тур | Max      | Min | Тур | Max      | Min | Тур | Max      | Unit |
| f <sub>max</sub>                     | Maximum Toggle Frequency                                             |       | TBD |          |     | TBD |          |     | TBD |          | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay CLK to $Q/\overline{Q}$                            | 410   |     | 600      | 430 | 500 | 620      | 450 |     | 640      | ps   |
| t <sub>sk(O)</sub>                   | Output–Output Skew<br>Any Qa to Qa, Any Qb to Qb<br>Any Qa to Any Qb |       |     | 50<br>75 |     |     | 50<br>75 |     |     | 50<br>75 | ps   |
| t <sub>skew</sub>                    | Duty Cycle Skew  t <sub>PLH</sub> -t <sub>PHL</sub>                  |       |     | 50       |     |     | 50       |     |     | 50       | ps   |
| t <sub>JITTER</sub>                  | Cycle-to-Cycle Jitter                                                |       | TBD |          |     | TBD |          |     | TBD |          | ps   |
| V <sub>PP</sub>                      | Input Swing (Note 2)                                                 | 150   |     | 1000     | 150 |     | 1000     | 150 |     | 1000     | mV   |
| t <sub>r</sub><br>t <sub>f</sub>     | Output Rise/Fall Times Q (20%-80%)                                   | 230   |     | 500      | 230 |     | 500      | 230 |     | 500      | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1.  $V_{EE}$  can vary ±0.3 V.

2. VPP(min) is minimum input swing for which AC parameters guaranteed. The device has a DC gain of ~40.





#### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | - | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
| AND8066/D | - | Interfacing with ECLinPS                    |
| AND8090/D | - | AC Characteristics of ECL Devices           |

ECLinPS is registered trademark of Semiconductor Components Industries, LLC dba "**onsemi**" or its affiliates and/or subsidiaries in the United States and/or other countries.

# semi



SOIC-20 WB

DATE 22 APR 2015

- NOTES:
  DIMENSIONS ARE IN MILLIMETERS.
  INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994.
  DIMENSIONS D AND E DO NOT INCLUDE MOLD
- DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       |  |  |  |  |  |
|-----|-------------|-------|--|--|--|--|--|
| DIM | MIN         | MAX   |  |  |  |  |  |
| Α   | 2.35        | 2.65  |  |  |  |  |  |
| A1  | 0.10        | 0.25  |  |  |  |  |  |
| b   | 0.35        | 0.49  |  |  |  |  |  |
| C   | 0.23        | 0.32  |  |  |  |  |  |
| D   | 12.65       | 12.95 |  |  |  |  |  |
| E   | 7.40        | 7.60  |  |  |  |  |  |
| е   | 1.27        | BSC   |  |  |  |  |  |
| н   | 10.05       | 10.55 |  |  |  |  |  |
| h   | 0.25        | 0.75  |  |  |  |  |  |
| L   | 0.50        | 0.90  |  |  |  |  |  |
| θ   | 0 °         | 7 °   |  |  |  |  |  |

GENERIC **MARKING DIAGRAM\*** 

| ХХХХХХХХХ<br>ХХХХХХХХХ<br>AWLYYWWG<br>О                                                                |
|--------------------------------------------------------------------------------------------------------|
|                                                                                                        |
|                                                                                                        |
| XXXXX = Specific Device Code<br>A = Assembly Location<br>WL = Wafer Lot<br>YY = Year<br>WW = Work Week |

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 98ASB42343B | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED 0 |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| DESCRIPTION: SOIC-20 WB PAGE 1 OF 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             |                                                                                                                                                |  |  |  |  |  |
| onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves<br>the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular<br>purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation<br>special, consequential or incidental damages. onsemi does not convey any license under its patent rights of others. |             |                                                                                                                                                |  |  |  |  |  |

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>