# 3.3 V 1:4 Clock Fanout Buffer # **NB3N2304NZ** #### Description The NB3N2304NZ is a low skew 1-to 4 clock fanout buffer, designed for high speed clock distribution such as in PCI-X applications. The NB3N2304NZ guarantees low output-to-output skew. Optimal design, layout and processing minimizes skew within a device and from device-to-device. The Output Enable (OE) pin forces the outputs LOW when LOW. #### **Features** - Input/Output Clock Frequency up to 140 MHz - Low Skew Outputs (100 ps) - Output Enable - Operating Range: V<sub>DD</sub> = 3.0 V to 3.6 V - Ideal for PCI-X and networking clocks - Packaged in 8-pin TSSOP, 4.4 mm x 3 mm - Industrial Temperature Range - These are Pb-Free Devices\* ### MARKING DIAGRAM\* TSSOP-8 DT SUFFIX CASE 948S A = Assembly Location Y = Year WW = Work Week M = Date Code ■ = Pb-Free Package <sup>\*</sup>For additional marking information, refer to Application Note AND8002/D. Figure 1. Simplified Logic Diagram #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. Figure 3. NB3N2304NZ Package Pinout (Top View) # **Table 1. PIN DESCRIPTION** | Pin# | Pin<br>Name | Туре | Description | |------|-------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IN | LVCMOS/LVTTL Input | Clock Input | | 2 | OE | LVCMOS/LVTTL Input | Output Enable for the clock outputs. Outputs are enabled when forced HIGH. Outputs are forced to logic LOW when OE is forced LOW. | | 3 | Q1 | LVCMOS/LVTTL Output | Clock Output 1 | | 4 | GND | Power | Negative Supply Voltage; Connect to Ground, 0 V | | 5 | Q2 | (LV)CMOS/(LV)TTL Input | Clock Output 2 | | 6 | $V_{DD}$ | Power | Positive Supply Voltage (3.0 V to 3.6 V) | | 7 | Q3 | (LV)CMOS/(LV)TTL Output | Clock Output 3 | | 8 | Q4 | (LV)CMOS/(LV)TTL Input | Clock Output 4 | | _ | EP | Thermal Exposed Pad | (DFN8 only) Thermal exposed pad must be connected to a sufficient thermal conduit. Electrically connect to the most negative supply (GND) or leave unconnected, floating open. | Table 2. OE, OUTPUT ENABLE FUNCTION TABLE | Inputs | | Outputs | |--------|----|---------| | IN | OE | | | L | L | L | | Н | L | L | | L | Н | L | | Н | Н | Н | **Table 3. ATTRIBUTES** | Characte | Value | | | | |--------------------------------------|------------------------------------------------|----------------------|--|--| | ESD Protection | Protection Human Body Model Machine Model | | | | | Moisture Sensitivity, Indefinite Tin | ne Out of Drypack (Note 1)<br>TSSOP-8<br>DFN-8 | Level 3<br>Level 1 | | | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-O @ 0.125 in | | | | Transistor Count | 480 Devices | | | | | Meets or exceeds JEDEC Spec E | EIA/JESD78 IC Latchup Test | | | | <sup>1.</sup> For additional information, see Application Note AND8003/D. #### **Table 4. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|------------------------------------------|------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------|------| | $V_{DD}$ | Positive Power Supply | GND = 0 V | | V <sub>DD</sub> + 0.5V | V | | VI | Input Voltage | | | $\begin{array}{c} \text{GND} - 0.5 \leq \\ \text{V}_{\text{I}} \leq \text{V}_{\text{DD}} + 0.5 \end{array}$ | V | | T <sub>A</sub> | Operating Temperature Range, Industrial | | | ≥ -40 to ≤ +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 Ifpm<br>500 Ifpm<br>0 Ifpm<br>500 Ifpm | TSSOP-8<br>TSSOP-8<br>DFN-8<br>DFN-8 | 143<br>103<br>129<br>84 | °C/W | | T <sub>SOL</sub> | Wave Solder Pb-Free | (Note 2) | | 265 | °C | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | (Note 2) | DFN8 | 35 to 40 | °C/W | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 2. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) Table 5. DC CHARACTERISTICS $V_{DD}$ = 3.0 V to 3.6 V, GND = 0 V, $T_A$ = -40°C to +85°C | Symbol | Characteristic | | Min | Тур | Max | Unit | |-----------------|-------------------------------------------------------|---------------------------------|------------|-----|-------------|------| | I <sub>DD</sub> | Power Supply Current @ 66.66 MHz, Unloaded | Outputs | | 12 | 25 | mA | | V <sub>OH</sub> | Output HIGH Voltage | – IOH = −24 mA<br>–IOH = −12 mA | 2.0<br>2.4 | | | V | | V <sub>OL</sub> | Output LOW Voltage | -IOL = 24 mA<br>-IOL = 12 mA | | | 0.8<br>0.55 | V | | V <sub>IH</sub> | Input HIGH Voltage, IN and OE (Note 3) | | 2.0 | | | V | | V <sub>IL</sub> | Input LOW Voltage, IN and OE (Note 3) | | | | 0.8 | V | | I <sub>IH</sub> | Input HIGH Current, V <sub>IN</sub> = V <sub>DD</sub> | | -50 | | 50 | μΑ | | I <sub>IL</sub> | Input LOW Current, V <sub>IN</sub> = 0 V | | -100 | | 100 | μΑ | | CIN | Input Capacitance, IN, OE | | | 5 | 7 | pF | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Table 6. AC CHARACTERISTICS $V_{DD} = 3.0 \text{ V}$ to 3.6 V, GND = 0 V, $T_A = -40 ^{\circ}\text{C}$ to $+85 ^{\circ}\text{C}$ (Note 4) (Figure 4) | Symbol | Characteristic | | Min | Тур | Max | Unit | |---------------------|---------------------------------------------------------------------|--------------------------------------------------|------|------------|-----|------| | f <sub>in</sub> | Input Clock Frequency | | DC | | 140 | MHz | | t <sub>DCskew</sub> | Duty Cycle Skew = t2 ÷ t1 (Figure 4) Measured at 1.5 V | | 40 | 50 | 60 | % | | tr/tf | Output Rise and Fall Times; 0.8 V to 2.0 V | C <sub>L</sub> = 25 pF<br>C <sub>L</sub> = 10 pF | | 0.9<br>0.6 | 1.5 | ns | | t <sub>pd</sub> | Propagation Delay, IN-to-Qn (Note 5) | | 2.5 | 3.5 | 5 | ns | | t <sub>skew</sub> | Output-to-Output Skew; (Note 5) | | | | 100 | ps | | t <sub>pu</sub> | Powerup Time for V <sub>DD</sub> to Reach Minimum Specified Voltage | | 0.05 | | 50 | ms | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. <sup>3.</sup> IN input has a threshold voltage of $V_{DD}/2$ . <sup>4.</sup> All outputs loaded equally with $C_L$ = 25 pF to GND. Duty cycle out = duty in. A 0.01 $\mu$ F decoupling capacitor should be connected between $V_{DD}$ and GND. 5. Measured on rising edges at $V_{DD} \div 2$ ; all outputs with equal loading. Figure 4. Switching Waveforms ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|----------------------|-----------------------| | NB3N2304NZDTG | TSSOP-8<br>(Pb-Free) | 100 Units / Rail | | NB3N2304NZDTR2G | TSSOP-8<br>(Pb-Free) | 2500 / Tape & Reel | | NB3N2304NZMNR4G* | DFN8<br>(Pb-Free) | 1000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*Contact a sales representative. 0.10 0.10 С 80.0 С NOTE 4 #### DFN8 2x2, 0.5P CASE 506AA **ISSUE F** **DATE 04 MAY 2016** **TOP VIEW** (A3) SIDE VIEW DETAIL B **DETAIL B** ALTERNATE CONSTRUCTIONS #### NOTES - DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994 . CONTROLLING DIMENSION: MILLIMETERS. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.20 MM FROM TERMINAL TIP. COPLANARITY APPLIES TO THE EXPOSED - PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | | | |-----|-------------|-----------|--|--|--| | DIM | MIN | MAX | | | | | Α | 0.80 | 1.00 | | | | | A1 | 0.00 | 0.05 | | | | | A3 | 0.20 | REF | | | | | b | 0.20 | 0.30 | | | | | D | 2.00 | BSC | | | | | D2 | 1.10 | 1.30 | | | | | Е | 2.00 | BSC | | | | | E2 | 0.70 | 0.90 | | | | | е | 0.50 | BSC | | | | | Κ | 0.30 REF | | | | | | Ĺ | 0.25 | 0.25 0.35 | | | | | L1 | | 0.10 | | | | #### **RECOMMENDED SOLDERING FOOTPRINT\*** DIMENSIONS: MILLIMETERS **DETAIL A** ←D2 → 0.10 CAB е С 0.05 NOTE 3 **BOTTOM VIEW** SEATING PLANE C # **GENERIC MARKING DIAGRAM\*** XX = Specific Device Code = Date Code = Pb-Free Device \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | | | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED | | |--------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | DFN8, 2.0X2.0, 0.5MM PITO | CH | PAGE 1 OF 1 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. TSSOP-8 CASE 948S **ISSUE C** **DATE 20 JUN 2008** - IOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD - FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INCHES | | |-----|----------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 2.90 | 3.10 | 0.114 | 0.122 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.10 | | 0.043 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.70 | 0.020 | 0.028 | | G | 0.65 | BSC | 0.026 BSC | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 BSC | | 0.252 BSC | | | M | 0° | 8° | 0° | 8° | #### **GENERIC MARKING DIAGRAM\*** XXX = Specific Device Code = Assembly Location Α = Year ww = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: 98AON00697D | | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | TSSOP-8 | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales