

0.003%(Typ)

23µV<sub>RMS</sub>(Typ)

 $10.5\mu V_{RMS}(Typ)$ -70dB (Typ)

# Sound Processor for Car Audio with Built-in High-Voltage Amplifier and 2<sup>nd</sup> Order Post Filter

## BD37069FV-M

#### **General Description**

BD37069FV-M is a sound processor developed for car audio with built-in selector of six stereo inputs and output interfaced to ADC after adjusting signal level.

BD37069FV-M has a 6-channel volume circuit and built-in 2<sup>nd</sup> order post filter which reduces the out-of -band noise. The High-Voltage function is capable to reach up to 5.2V<sub>RMS</sub> maximum output. Furthermore, the IC is simple to design due to the built-in TDMA noise reduction systems.

#### Features

- AEC-Q100 Qualified (Note1)
- Built-in differential input selector that can select single-ended / differential input
- Reduce switching pop noise of input gain control due to the built-in advanced switch circuit
- Less out-of-band noise of DAC by built-in 2<sup>nd</sup> order post filter
- Built-in buffered ground isolation amplifier to achieve high CMRR characteristics
- Built-in TDMA noise reduction circuit reduces the additional components for external filter
- Available to output 5.2V<sub>RMS</sub> by High-Voltage function (This device is possible to 3.2V<sub>RMS</sub> output by using another High-Voltage mode, VCCH=11.5V)
- Available to control by 3.3V / 5V for I<sup>2</sup>C-bus controller
- The input and output terminals are located together to arrange the flow of signal in a same direction making the PCB layout easier and PCB area smaller

#### (Note 1) Grade 3

# Key Specifications<sup>(Note2)</sup>

- Total Harmonic Distortion:
- Maximum Input Voltage: 2.1V<sub>RMS</sub>(Typ) Common Mode Rejection Ratio : 55dB(Min) 5.2V<sub>RMS</sub>(Typ)
- Maximum Output Voltage:
- Output Noise Voltage:
- Residual Output Noise Voltage:
- Ripple Rejection Ratio:

■Operating Temperature Range: -40°C to +85°C (Note2)These specifications are High-Voltage mode2.

#### Package

SSOP-B40

W(Typ) x D(Typ) x H(Max) 13.60mm x 7.80mm x 2.00mm



#### Applications

Car Audio and Other Audio Equipment



Figure 1. Typical Application Circuit

OProduct structure : Silicon monolithic integrated circuit OThis product has no designed protection against radioactive rays

## Contents

| General Description                                                                   | 1  |
|---------------------------------------------------------------------------------------|----|
| Features                                                                              | 1  |
| Key Specifications <sup>(NOLE2)</sup>                                                 | 1  |
| Package                                                                               |    |
| Applications                                                                          |    |
| Typical Application Circuit                                                           | 1  |
| Contents                                                                              |    |
| Pin Configuration                                                                     |    |
| Pin Descriptions                                                                      |    |
| Block Diagram                                                                         |    |
| Absolute Maximum Ratings (Ta=25°C)                                                    |    |
| Thermal Resistance <sup>(Note 1)</sup>                                                | 5  |
| Recommended Operating Condition                                                       | 5  |
| Electrical Characteristics.                                                           |    |
| Typical Performance Curve(s)                                                          |    |
| I <sup>2</sup> C-bus CONTROL SIGNAL SPECIFICATION                                     |    |
| <ol> <li>Electrical specifications and timing for bus lines and I/O stages</li> </ol> |    |
|                                                                                       | 12 |
|                                                                                       | 12 |
|                                                                                       |    |
| (4) Slave address                                                                     |    |
| (5) Select Address & Data                                                             |    |
| (6) About power on reset                                                              |    |
| (7) About start-up and power off sequence on IC                                       |    |
| (8) About relations of power supply voltage and the DC-bias voltage                   |    |
| About advanced switch circuit                                                         |    |
| Application Example                                                                   |    |
| I/O Equivalence Circuit                                                               |    |
| Application Information                                                               |    |
| 1) Absolute maximum rating voltage                                                    |    |
| 2) About a signal input part                                                          |    |
| 3) About output load characteristics                                                  |    |
| 4) About HIVOLB terminal(20pin) when power supply is off                              | 32 |
| 5) About signal input terminals                                                       |    |
| 6) About changing gain of Input Gain and Fader Volume                                 | 32 |
| 7) About inter-pin short to VCCH                                                      | 32 |
| Operational Notes                                                                     |    |
| 1. Reverse Connection of Power Supply                                                 | 33 |
| 2. Power Supply Lines                                                                 |    |
| 3. Ground Voltage                                                                     |    |
| 4. Ground Wiring Pattern                                                              |    |
| 5. Thermal Consideration                                                              |    |
| 6. Recommended Operating Conditions                                                   |    |
| 7. Inrush Current                                                                     |    |
| 8. Operation Under Strong Electromagnetic Field                                       |    |
| 9. Testing on Application Boards                                                      |    |
| 10. Inter-pin Short and Mounting Errors                                               |    |
| 11. Unused Input Pins                                                                 |    |
| 12. Regarding the Input Pin of the IC                                                 |    |
| Ordering Information                                                                  |    |
| Marking Diagram                                                                       |    |
| Physical Dimension, Tape and Reel Information                                         |    |
|                                                                                       |    |
| Revision History                                                                      |    |

## Datasheet

## **Pin Configuration**



Figure 2.Pin Configuration

## **Pin Descriptions**

| Pin No. | Pin Name | Description                      | Pin No. | Pin Name | Description                         |
|---------|----------|----------------------------------|---------|----------|-------------------------------------|
| 1       | A1       | A input terminal of 1ch          | 21      | VCCH     | VCCH terminal for power supply      |
| 2       | A2       | A input terminal of 2ch          | 22      | SCL      | I <sup>2</sup> C-bus clock terminal |
| 3       | B1       | B input terminal of 1ch          | 23      | SDA      | I <sup>2</sup> C-bus data terminal  |
| 4       | B2       | B input terminal of 2ch          | 24      | GND      | GND terminal                        |
| 5       | CP1      | C positive input terminal of 1ch | 25      | VREF     | BIAS terminal                       |
| 6       | CN       | C negative input terminal        | 26      | VCCL     | VCCL terminal for power supply      |
| 7       | CP2      | C positive input terminal of 2ch | 27      | IG2      | Input gain output terminal of 2ch   |
| 8       | DP1      | D positive input terminal of 1ch | 28      | IG1      | Input gain output terminal of 1ch   |
| 9       | DN       | D negative input terminal        | 29      | INC      | Center input terminal               |
| 10      | DP2      | D positive input terminal of 2ch | 30      | INS      | Subwoofer input terminal            |
| 11      | EP1      | E positive input terminal of 1ch | 31      | INR1     | Rear input terminal of 1ch          |
| 12      | EN       | E negative input terminal        | 32      | INR2     | Rear input terminal of 2ch          |
| 13      | EP2      | E positive input terminal of 2ch | 33      | INF1     | Front input terminal of 1ch         |
| 14      | FP1      | F positive input terminal of 1ch | 34      | INF2     | Front input terminal of 2ch         |
| 15      | FN1      | F negative input terminal of 1ch | 35      | OUTF2    | Front output terminal of 2ch        |
| 16      | FN2      | F negative input terminal of 2ch | 36      | OUTF1    | Front output terminal of 1ch        |
| 17      | FP2      | F positive input terminal of 2ch | 37      | OUTR2    | Rear output terminal of 2ch         |
| 18      | MIN      | Mixing input terminal            | 38      | OUTR1    | Rear output terminal of 1ch         |
| 19      | SEL      | High Voltage output mode Select  | 39      | OUTS     | Subwoofer output terminal           |
| 20      | HIVOLB   | Output Gain control terminal     | 40      | OUTC     | Center output terminal              |

## **Block Diagram**



Figure 3. Block Diagram

- The outputs of Pin 27 and Pin 28 are selected by the input selector, from the inputs Pin 1 to Pin 17.
- Otherwise, these signals are possible to output directly on Pin 35 to Pin 40.
- 6-channel input signals from DSP on Pin 29 to Pin 34 pass through the volume circuit (Fader) and 2<sup>nd</sup> order post filter to the output terminals Pin 35 to Pin 40
- It is possible for 6-channel inputs to set the gain up to +6dB by Gain adjust function and to set the gain up to +8.3dB by Level Shift Circuit (High-Voltage Mode).

## Absolute Maximum Ratings (Ta=25°C)

| Parameter                    | Symbol            |          | Unit                             |   |
|------------------------------|-------------------|----------|----------------------------------|---|
| Dowor Supply Voltage         | V <sub>CCL</sub>  |          | 10                               | V |
| Power Supply Voltage         | V <sub>CCH</sub>  |          | 18                               | V |
| Input Voltago                | V                 | SCL, SDA | GND-0.3 to +7                    | V |
| Input Voltage                | V <sub>IN</sub>   | Other    | GND-0.3 to V <sub>CCL</sub> +0.3 | v |
| Storage Temperature          | T <sub>STG</sub>  |          | °C                               |   |
| Maximum Junction Temperature | T <sub>JMAX</sub> |          | °C                               |   |

Caution: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

# Thermal Resistance<sup>(Note 1)</sup>

| Deremeter                                                      | Symbol        | Thermal Res                                     | - Unit |      |  |
|----------------------------------------------------------------|---------------|-------------------------------------------------|--------|------|--|
| Parameter                                                      | Symbol        | 1s <sup>(Note 3)</sup> 2s2p <sup>(Note 4)</sup> |        |      |  |
| SSOP-B40                                                       |               |                                                 |        |      |  |
| Junction to Ambient                                            | $\theta_{JA}$ | 103.6                                           | 58.8   | °C/W |  |
| Junction to Top Characterization Parameter <sup>(Note 2)</sup> | $\Psi_{JT}$   | 17                                              | 10     | °C/W |  |

(Note 1)Based on JESD51-2A(Still-Air)

(Note 2) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package.

(Note 3)Using a PCB board based on JESD51-3.

(Note 4)Using a PCB board based on JESD51-7

| Material  | Board Size                |
|-----------|---------------------------|
| FR-4      | 114.3mm x 76.2mm x 1.6mmt |
|           |                           |
| Thickness |                           |
| 70µm      |                           |
|           | FR-4<br>Thickness         |

| Layer Number of<br>Measurement Board | Material       | Board Size                |      |                           |           |  |  |
|--------------------------------------|----------------|---------------------------|------|---------------------------|-----------|--|--|
| 4 Layers                             | FR-4           | 114.3mm x 76.2mm x 1.6mmt |      | 114.3mm x 76.2mm x 1.6mmt |           |  |  |
| Тор                                  | Top 2 Internal |                           |      | Bottom                    |           |  |  |
| Copper Pattern                       | Thickness      | Copper Pattern Thickness  |      | Copper Pattern            | Thickness |  |  |
| Footprints and Traces                | 70µm           | 74.2mm x 74.2mm           | 35µm | 74.2mm x 74.2mm           | 70µm      |  |  |

## Recommended Operating Condition (Ta= -40°C to +85°C)

| Parameter              | Symbol           | Min              | Тур | Max  | Unit |
|------------------------|------------------|------------------|-----|------|------|
| Device Currely Maltage | V <sub>CCL</sub> | 7.0              | 9   | 9.5  | V    |
| Power Supply Voltage   | V <sub>CCH</sub> | V <sub>CCL</sub> | 17  | 17.8 | V    |

## **Electrical Characteristics**

Unless otherwise specified, Ta=25°C, V<sub>CCL</sub>=9V, V<sub>CCH</sub>=17V, f=1kHz, V<sub>IN</sub>=1V<sub>RMS</sub>, R<sub>L</sub>=10kΩ, Input selector A, Input Gain 0dB, Gain Adjust +6dB, High-Voltage ON (High-Voltage mode2), LPF ON, Fader 0dB, Input point=A1/A2, Monitor point=IG1/IG2

|                |                                                                |                     |      | Limit |      |                   |                                                                                                    |
|----------------|----------------------------------------------------------------|---------------------|------|-------|------|-------------------|----------------------------------------------------------------------------------------------------|
| Block          | Parameter                                                      | Symbol              | Min  | Тур   | Max  | Unit              | Conditions                                                                                         |
| General        | Current Consumption (VCCL)                                     | IQ_VCCL             | -    | 30    | 43   | mA                | No signal                                                                                          |
| Ger            | Current Consumption (VCCH)                                     | IQ_VCCH             | -    | 7     | 10   | mA                | No signal                                                                                          |
|                | Input Impedance (A)                                            | R <sub>IN_S</sub>   | 70   | 100   | 130  | kΩ                |                                                                                                    |
|                | Input Impedance (B, C, D, E, F)                                | R <sub>IN_D</sub>   | 175  | 250   | 325  | kΩ                |                                                                                                    |
|                | Voltage Gain                                                   | Gv                  | -1.5 | 0     | 1.5  | dB                | $G_V = 20 \log(V_{OUT}/V_{IN})$                                                                    |
|                | Channel Balance                                                | СВ                  | -1.5 | 0     | 1.5  | dB                | $CB = G_{V1}-G_{V2}$                                                                               |
| or             | Total Harmonic Distortion                                      | THD+N               | -    | 0.003 | 0.05 | %                 | V <sub>OUT</sub> = 1V <sub>RMS</sub><br>BW = 400-30kHz                                             |
| select         | Output Noise Voltage (Note1)                                   | V <sub>NO1</sub>    | -    | 3.1   | 8.0  | μV <sub>RMS</sub> | R <sub>G</sub> = 0Ω<br>BW = IHF-A                                                                  |
| Input Selector | Maximum Input Voltage                                          | VIM                 | 2.0  | 2.2   | -    | V <sub>RMS</sub>  | V <sub>IM</sub> at THD+N(V <sub>OUT</sub> ) = 1%<br>BW = 400-30kHz                                 |
| <u> </u>       | Crosstalk Between Channels (Note1)                             | СТС                 | -    | -100  | -90  | dB                | $R_G = 0\Omega$<br>CTC = 20log(V <sub>OUT</sub> /V <sub>OUT</sub> ')<br>BW = IHF-A                 |
|                | Crosstalk Between Selectors <sup>(Note1)</sup>                 | CTS                 | -    | -100  | -90  | dB                | $R_G = 0\Omega$<br>CTS = 20log(V <sub>OUT</sub> /V <sub>OUT</sub> ')<br>BW = IHF-A                 |
|                | Common Mode Rejection Ratio<br>(C, D, E, F) <sup>(Note1)</sup> | CMRR                | 55   | 65    | -    | dB                | XP1 and XN input<br>XP2 and XN input<br>CMRR = $20\log(V_{IN}/V_{OUT})$<br>BW = IHF-A, [X=C,D,E,F] |
|                | Minimum Input Gain                                             | G <sub>IN_MIN</sub> | -17  | -15   | -13  | dB                | Input Gain = -15dB<br>$V_{IN} = 0.1V_{RMS}$<br>$G_{IN} = 20log(V_{OUT}/V_{IN})$                    |
| Input Gain     | Maximum Input Gain                                             | Gin_max             | 21   | 23    | 25   | dB                | Input Gain = 23dB<br>$V_{IN} = 0.1V_{RMS}$<br>$G_{IN} = 20log(V_{OUT}/V_{IN})$                     |
| Indu           | Gain Set Error                                                 | GIN_ERR             | -2   | 0     | +2   | dB                | Input Gain = -15 to +23dB                                                                          |
|                | Output Impedance                                               | Rout                | -    | -     | 50   | Ω                 |                                                                                                    |
|                | Maximum Output Voltage                                         | V <sub>OM</sub>     | 2.0  | 2.2   | -    | $V_{\text{RMS}}$  | THD+N = 1%<br>BW = 400-30kHz                                                                       |

(Note1) VP-9690A (Average value detection, effective value display) filter by Panasonic is used for measurement. Input and output are in-phase.

Unless otherwise specified, Ta=25°C, V<sub>CCL</sub>=V<sub>CCH</sub>=9V, f=1kHz, V<sub>IN</sub>=0.9V<sub>RMS</sub>, R<sub>L</sub>=10kΩ, Input selector A, Input Gain 0dB, Gain Adjust +6dB, High-Voltage OFF(normal mode), LPF ON, Fader 0dB, Input point=INF1/INF2/INR1/INR2/INC/INS, Monitor point=OUTF1/OUTF2/OUTR1/OUTR2/OUTC/OUTS

| ×        |                         | L                   |     | Limit |     |                  |                                                                     |
|----------|-------------------------|---------------------|-----|-------|-----|------------------|---------------------------------------------------------------------|
| Block    | Parameter               | Symbol              | Min | Тур   | Max | Unit             | Conditions                                                          |
|          | Output Impedance        | R <sub>OUT</sub>    | -   | -     | 50  | Ω                |                                                                     |
| el Shift | ☆Maximum Output Voltage | V <sub>OM</sub>     | 2.3 | 2.5   | -   | V <sub>RMS</sub> | V <sub>IN</sub> = 1V <sub>RMS</sub><br>THD+N = 1%<br>BW = 400-30kHz |
| Level    | ☆Output Gain            | G <sub>H(OUT)</sub> | 0.5 | 2     | 3.5 | dB               | G <sub>H(OUT)</sub> = 20log(V <sub>OUT</sub> /V <sub>IN</sub> )     |

 $\ddagger$ This Item is designated by ROHM only to discriminate between other items and it.

Unless otherwise specified, Ta=25°C, V<sub>CCL</sub>=9V, V<sub>CCH</sub>=11.5V, f=1kHz, V<sub>IN</sub>=0.9V<sub>RMS</sub>, R<sub>L</sub>=10k $\Omega$ , Input selector A, Input Gain 0dB, Gain Adjust +6dB, High-Voltage ON(High-Voltage mode1), LPF ON, Fader 0dB, Input point=INF1/INF2/INR1/INR2/INC/INS, Monitor point=OUTF1/OUTF2/OUTR1/OUTR2/OUTC/OUTS

| ¥        |                         |                     |     | Limit |     |                  |                                                                |
|----------|-------------------------|---------------------|-----|-------|-----|------------------|----------------------------------------------------------------|
| Block    | Parameter               | Symbol              | Min | Тур   | Max | Unit             | Conditions                                                     |
|          | Output Impedance        | Rout                | -   | -     | 50  | Ω                |                                                                |
| el Shift | ☆Maximum Output Voltage | V <sub>OM</sub>     | 3.2 | 3.4   | -   | V <sub>RMS</sub> | V <sub>IN</sub> =1V <sub>RMS</sub><br>THD+N=1%<br>BW=400-30kHz |
| Level    | ☆Output Gain            | G <sub>H(OUT)</sub> | 2.6 | 4.6   | 6.6 | dB               | G <sub>H(OUT)</sub> =20log(V <sub>OUT</sub> /V <sub>IN</sub> ) |

☆This Item is designated by ROHM only to discriminate between other items and it.

Unless otherwise specified, Ta=25°C, V<sub>CCL</sub>=9V, V<sub>CCH</sub>=17V, f=1kHz, V<sub>IN</sub>=0.9V<sub>RMS</sub>, R<sub>L</sub>=10k $\Omega$ , Input selector A, Input Gain 0dB, Gain Adjust +6dB, High-Voltage ON(High-Voltage mode2), LPF ON, Fader 0dB, Input point=INF1/INF2/INR1/INR2/INC/INS, Monitor point=OUTF1/OUTF2/OUTR1/OUTR2/OUTC/OUTS

| ¥        |                         |                     |     | Limit | -    |                  |                                                                |  |
|----------|-------------------------|---------------------|-----|-------|------|------------------|----------------------------------------------------------------|--|
| Block    | Parameter               | Symbol              | Min | Тур   | Max  | Unit             | Conditions                                                     |  |
|          | Output Impedance        | R <sub>OUT</sub>    | -   | -     | 50   | Ω                |                                                                |  |
| el Shift | ☆Maximum Output Voltage | V <sub>OM</sub>     | 5.0 | 5.2   | -    | V <sub>RMS</sub> | V <sub>IN</sub> =1V <sub>RMS</sub><br>THD+N=1%<br>BW=400-30kHz |  |
| Level    | ☆Output Gain            | G <sub>H(OUT)</sub> | 6.3 | 8.3   | 10.3 | dB               | G <sub>H(OUT)</sub> =20log(V <sub>OUT</sub> /V <sub>IN</sub> ) |  |

☆This Item is designated by ROHM only to discriminate between other items and it.

Unless otherwise specified, Ta=25°C, V<sub>CCL</sub>=9V, V<sub>CCH</sub>=17V, f=1kHz, V<sub>IN</sub>=0.9V<sub>RMS</sub>, R<sub>L</sub>=10kΩ, Input selector A, Input Gain 0dB, Gain Adjust +6dB, High-Voltage ON(High-Voltage mode2), LPF ON, Fader 0dB, Input point=INF1/INF2/INR1/INR2/INC/INS, Monitor point=OUTF1/OUTF2/OUTR1/OUTR2/OUTC/OUTS

|             |                                    |                     |      | Limit |      |                   |                                                                                                                                           |  |
|-------------|------------------------------------|---------------------|------|-------|------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|
| Block       | Parameter                          | Symbol              | Min  | Тур   | Max  | Unit              | Conditions                                                                                                                                |  |
|             | Maximum Boost Gain                 | G <sub>F BST</sub>  | 21   | 23    | 25   | dB                | Fader Boost Gain = +23dB<br>$V_{IN}$ =0.1 $V_{RMS}$<br>$G_F$ =20log( $V_{OUT}/V_{IN}$ )- $G_{H(OUT)}$<br>Gain Adjust=0dB                  |  |
|             | Channel Balance                    | СВ                  | -1.5 | 0     | 1.5  | dB                | CB = GV1-GV2                                                                                                                              |  |
|             | Total Harmonic Distortion          | THD+N               | _    | 0.003 | 0.05 | %                 | BW=400-30kHz<br>Gain Adjust = 0dB                                                                                                         |  |
|             | Output Noise Voltage (Note1)       | $V_{NO1}$           | _    | 23    | 40   | μV <sub>RMS</sub> | R <sub>G</sub> = 0Ω<br>BW = IHF-A                                                                                                         |  |
|             | Residual Output Noise Voltage      | V <sub>NOR</sub>    | _    | 10.5  | 20   | μV <sub>RMS</sub> | Fader Attenuation = $-\infty dB$<br>R <sub>G</sub> = $0\Omega$<br>BW = IHF-A                                                              |  |
|             | Maximum Input Voltage              | VIM                 | 2.0  | 2.1   | _    | V <sub>RMS</sub>  | V <sub>IM</sub> at THD+N(V <sub>OUT</sub> )=1%<br>BW=400-30kHz<br>Gain Adjust = 0dB                                                       |  |
| Fader       | Crosstalk Between Channels (Note1) | СТС                 | _    | -100  | -90  | dB                | $R_{G} = 0\Omega$<br>CTC=20log(V <sub>OUT</sub> /V <sub>OUT</sub> )<br>BW = IHF-A                                                         |  |
|             | Maximum Attenuation (Note1)        | $G_{FMIN}$          | _    | -100  | -90  | dB                | Fader Attenuation = $-\infty dB$<br>G <sub>F</sub> =20log(V <sub>OUT</sub> /V <sub>IN</sub> )<br>BW = IHF-A                               |  |
|             | Gain Set Error                     | $G_{F\;ERR}$        | -2   | 0     | 2    | dB                | Fader Boost Gain<br>= +1 to +23dB                                                                                                         |  |
|             | Attenuation Set Error 1            | $G_{F  ERR1}$       | -2   | 0     | 2    | dB                | Fader Attenuation<br>= 0 to -15dB                                                                                                         |  |
|             | Attenuation Set Error 2            | $G_{FERR2}$         | -3   | 0     | 3    | dB                | Fader Attenuation<br>= -16 to -47dB                                                                                                       |  |
|             | Attenuation Set Error 3            | G <sub>F ERR3</sub> | -4   | 0     | 4    | dB                | Fader Attenuation<br>= -48 to -79dB                                                                                                       |  |
|             | Power Supply Rejection Ratio       | RR <sub>VCCL</sub>  | _    | -70   | -40  | dB                | V <sub>RR</sub> =0.1V <sub>RMS</sub><br>f <sub>RR</sub> =1kHz<br>RR <sub>VCCL</sub> =20log(V <sub>OUT</sub> /V <sub>CCL</sub> )           |  |
|             |                                    | RR <sub>VCCH</sub>  | _    | -70   | -40  | dB                | V <sub>RR</sub> =0.1V <sub>RMS</sub><br>f <sub>RR</sub> =1kHz<br>RR <sub>VCCH</sub> =20log(V <sub>OUT</sub> /V <sub>CCH</sub> )           |  |
|             | Input Impedance                    | R <sub>IN_M</sub>   | 70   | 100   | 130  | kΩ                |                                                                                                                                           |  |
| 6           | Maximum Input Voltage              | Vім_м               | 2.0  | 2.2   | -    | V <sub>RMS</sub>  | V <sub>IM_M</sub> at THD+N(V <sub>OUT</sub> )=1%<br>BW=400-30kHz<br>Input point=MIN                                                       |  |
| Mixing      | Maximum Attenuation (Note1)        | G <sub>MX MIN</sub> | -    | -100  | -85  | dB                | Front Mixing=OFF<br>G <sub>MX</sub> =20log( V <sub>OUT</sub> /V <sub>IN</sub> )<br>BW=IHF-A<br>Input point=MIN                            |  |
|             | Mixing Gain                        | G <sub>MX</sub>     | -2   | 0     | 2    | dB                | Front Mixing=ON $G_{MX}$ =20log(V <sub>OUT</sub> /V <sub>IN</sub> )- $G_{H(OUT)}$                                                         |  |
|             | Input Impedance                    | R <sub>IN_M</sub>   | 70   | 100   | 130  | kΩ                |                                                                                                                                           |  |
| Gain Adjust | Boost Gain                         | G <sub>F BST</sub>  | 4    | 6     | 8    | dB                | Gain Adjust=6dB<br>V <sub>IN</sub> =0.1V <sub>RMS</sub><br>G <sub>F</sub> =20log(V <sub>OUT</sub> /V <sub>IN</sub> )- G <sub>H(OUT)</sub> |  |
| Ű           | Channel Balance                    | СВ                  | -1.5 | 0     | 1.5  | dB                | CB = GV1-GV2                                                                                                                              |  |

(Note1) VP-9690A (Average value detection, effective value display) filter by Panasonic is used for measurement. Input and output are in-phase.

## Typical Performance Curve(s)



Figure 4. V<sub>CC</sub> vs.  $I_{Q_VCCL}$ + $I_{Q_VCCH}$ 









Figure 7. THD+N vs. VIN / Vo (Gain Adjust=+6dB)





Figure 10. PSRR vs. frequency



Figure 11. Gain(LPF ON/pass) vs. frequency

## I<sup>2</sup>C-bus CONTROL SIGNAL SPECIFICATION

(1) Electrical specifications and timing for bus lines and I/O stages



Figure 12. Definition of Timing on the I<sup>2</sup>C-bus

|                            |                 |                 | 2                                |
|----------------------------|-----------------|-----------------|----------------------------------|
| Table 1 Characteristics of | fthe CDA and    | CCI hua linea i | for I <sup>2</sup> C bug dovices |
| Table 1 Characteristics of | i ine SDA anu - | SUL DUS IIIIES  | IOF I C-DUS DEVICES              |
|                            |                 |                 |                                  |

|   | Parameter                                             | Symbol               | Fast-mode I | <sup>2</sup> C-bus | Unit |
|---|-------------------------------------------------------|----------------------|-------------|--------------------|------|
|   | Falametei                                             | Symbol               | Min         | Max                | Unit |
| 1 | SCL Clock Frequency                                   | f <sub>SCL</sub>     | 0           | 400                | kHz  |
| 2 | Bus Free Time between STOP and START Condition        | t <sub>BUF</sub>     | 1.3         | —                  | µsec |
| 3 | Hold Time (repeated) START condition.                 | t <sub>HD:STA</sub>  | 0.6         | _                  | µsec |
| - | After this period, the first clock pulse is generated | 410,014              |             |                    | h    |
| 4 | LOW Period of the SCL Clock                           | t <sub>LOW</sub>     | 1.3         | —                  | µsec |
| 5 | HIGH Period of the SCL Clock                          | t <sub>HIGH</sub>    | 0.6         | —                  | µsec |
| 6 | Set-up Time for a Repeated START Condition            | t <sub>su;sta</sub>  | 0.6         | —                  | µsec |
| 7 | Data Hold Time                                        | $t_{\text{HD;DAT}}$  | 0*          | _                  | µsec |
| 8 | Data Set-up Time                                      | t <sub>su; dat</sub> | 100         | _                  | nsec |
| 9 | Set-up Time for STOP Condition                        | t <sub>su;sto</sub>  | 0.6         | —                  | µsec |

All values referred to  $V_{\text{IH}}$  min. and  $V_{\text{IL}}$  max. Levels (see Table 2).

Table 2 Characteristics of the SDA and SCL I/O stages for I<sup>2</sup>C-bus devices

|    | Parameter                                                                      | Symbol           | Fast-mode l <sup>2</sup> | <sup>2</sup> C-bus | Unit |
|----|--------------------------------------------------------------------------------|------------------|--------------------------|--------------------|------|
|    | Falameter                                                                      | Symbol           | Min                      | Max                | Unit |
| 10 | LOW level input voltage: Fixed input levels                                    | VIL              | -0.5                     | 1                  | V    |
| 11 | HIGH level input voltage: Fixed input levels                                   | VIH              | 2.3                      | -                  | V    |
| 12 | Pulse width of spikes, which must be suppressed by the input filter.           | t <sub>SP</sub>  | 0                        | 50                 | nsec |
| 13 | LOW level output voltage (open drain or open collector): At 3mA sink current   | V <sub>OL1</sub> | 0                        | 0.4                | V    |
| 14 | Input current each I/O pin with an input voltage between 0.4V and 0.9 VDD max. | l <sub>i</sub>   | -10                      | 10                 | μA   |





## (2) I<sup>2</sup>C-bus FORMAT

|     | MSB   | LSB        |                                                       | MSB              | LSB          |         | MSB          | LSB             |         |        |          |
|-----|-------|------------|-------------------------------------------------------|------------------|--------------|---------|--------------|-----------------|---------|--------|----------|
| S   | Slave | Address    | Α                                                     | Select Add       | dress        | Α       |              | Data            | Α       | Р      |          |
| 1bi | t 8   | bit        | 1bit                                                  | 8b               | -            | 1bit    |              | 8bit            | 1bit    | 1bit   |          |
|     | S     |            |                                                       | art condition (F |              |         |              |                 |         |        |          |
|     | Slav  | e Address  | = Re                                                  | cognition of sl  | ave addr     | ess. 7  | ' bits in up | per order are c | ption   | al.    |          |
|     |       |            | The least significant bit is "L" due to write format. |                  |              |         |              |                 |         |        |          |
|     | А     |            | = AC                                                  | KNOWLEDG         | nowledgement | )       |              |                 |         |        |          |
|     | Sele  | ct Address | = Se                                                  | lection of regis | ster that o  | contai  | n data on    | volume, bass a  | and tre | eble s | ettings. |
|     | Data  |            | = Da                                                  | ta on every vo   | lume and     | d tone  | to be stor   | red in selected | regist  | ter.   |          |
|     | Р     |            | = Stop condition                                      |                  |              | on of s | stop bit)    |                 |         |        |          |

(3) I<sup>2</sup>C-bus Interface Protocol

#### 1)Basic form

| S | Slave Addr | ess | А | Select Ad | А   | Da | ata | А   | Ρ |  |
|---|------------|-----|---|-----------|-----|----|-----|-----|---|--|
|   | MSB        | LSB |   | MSB       | LSB | М  | SB  | LSE | 3 |  |

2) Automatic increment (Select Address increases (+1) according to the number of data.)

| S | s I | Slave Address | Α | Select Add | dress | Α | Data1 | Α   | Data2 | А   | <br>DataN | Α | Р  |
|---|-----|---------------|---|------------|-------|---|-------|-----|-------|-----|-----------|---|----|
|   |     | MSB LS        | 3 | MSB        | LSB   |   | MSB   | LSB | MSB L | .SB | MSB       | L | SB |

(Example) ① Data1 shall be set as data of address specified by Select Address.

2 Data2 shall be set as data of address specified by Select Address +1.

3 DataN shall be set as data of address specified by Select Address +N-1.

3) Configuration unavailable for transmission (In this case, only Select Address1 is set.)

| s | Slave A | ddress | А | Select Add | ress1 | А | Dat | ta  | A | Select A | ddress 2 | А | Da | ata | А | Р |
|---|---------|--------|---|------------|-------|---|-----|-----|---|----------|----------|---|----|-----|---|---|
|   | MSB     | LSB    |   | MSB        | LSB   | Μ | SB  | LSB | 3 | MSB      | LSB      | Μ | SB | LSE | 3 |   |

(Note)If any data is transmitted as Select Address 2 next to data, It is recognized as data, not as Select Address 2.

## (4) Slave address

| MSB |    |    |    |    |    |    | LSB |
|-----|----|----|----|----|----|----|-----|
| A6  | A5 | A4 | A3 | A2 | A1 | A0 | R/W |
| 1   | 0  | 0  | 0  | 0  | 0  | 0  | 0   |

#### (5) Select Address & Data

| ltomo                      | Select<br>Address | MSB                          |                                |                                     |                                 | Data         |                             |    | LSB               |  |  |
|----------------------------|-------------------|------------------------------|--------------------------------|-------------------------------------|---------------------------------|--------------|-----------------------------|----|-------------------|--|--|
| Items                      | (hex)             | D7                           | D6                             | D5                                  | D4                              | D3           | D2                          | D1 | D0                |  |  |
| Initial Setup 1            | 01                | Advanced<br>Switch<br>ON/OFF | 0                              | Time                                | ed Switch<br>of Input<br>/Fader | 0            | High-Voltage<br>Mode Select | 0  | 0                 |  |  |
| Initial Setup 2            | 02                | 0                            | 0                              | Sub Selector 0 0 Re<br>Sele         |                                 |              |                             |    | Front<br>Selector |  |  |
| Input Selector             | 05                | 0                            | 0                              | 0 0 0 Input Selector                |                                 |              |                             |    |                   |  |  |
| Input Gain                 | 06                | 0                            | 0                              | 0 Input Gain                        |                                 |              |                             |    |                   |  |  |
| Fader 1ch Front            | 28                |                              | Fader Boost Gain / Attenuation |                                     |                                 |              |                             |    |                   |  |  |
| Fader 2ch Front            | 29                |                              |                                | Fa                                  | ader Boost (                    | Gain / Atter | uation                      |    |                   |  |  |
| Fader 1ch Rear             | 2A                |                              |                                | Fa                                  | ader Boost (                    | Gain / Atter | uation                      |    |                   |  |  |
| Fader 2ch Rear             | 2B                |                              |                                | Fa                                  | ader Boost (                    | Gain / Atter | uation                      |    |                   |  |  |
| Fader Center               | 2C                |                              |                                | Fa                                  | ader Boost (                    | Gain / Atter | uation                      |    |                   |  |  |
| Fader Subwoofer            | 2D                |                              |                                | Fa                                  | ader Boost (                    | Gain / Atter | uation                      |    |                   |  |  |
| LPF Setup<br>Mixing ON/OFF | 30                | Front<br>Mixing<br>ON/OFF    | LPF fc                         | PF fc 0 0 0 0 Sub<br>Gain<br>Adjust |                                 |              |                             |    |                   |  |  |
| Test Mode                  | F0                | 0                            | 0                              | 0 0 0 0 0                           |                                 |              |                             | 0  | 0                 |  |  |
| System Reset               | FE                | 1                            | 0                              | 0 0 0 0 0                           |                                 |              |                             |    |                   |  |  |

Advanced switch

#### Notes on data format

1. "Advanced switch" function is available for the hatched parts on the above table.

2. In case of transferring data continuously, Select Address flows by Automatic Increment function, as shown below.

 $\longrightarrow 01(\text{hex}) \rightarrow 02(\text{hex}) \rightarrow 05(\text{hex}) \rightarrow 06(\text{hex}) \rightarrow 28(\text{hex}) \rightarrow 29(\text{hex}) \rightarrow 2A(\text{hex}) \rightarrow 2B(\text{hex}) \rightarrow 2D(\text{hex}) \rightarrow 30(\text{hex}) \rightarrow 2B(\text{hex}) \rightarrow 2D(\text{hex}) \rightarrow 30(\text{hex}) \rightarrow 2B(\text{hex}) \rightarrow 2B(\text{hex}) \rightarrow 2D(\text{hex}) \rightarrow 30(\text{hex}) \rightarrow 2B(\text{hex}) \rightarrow 2B(\text{hex}) \rightarrow 2D(\text{hex}) \rightarrow 30(\text{hex}) \rightarrow 2B(\text{hex}) \rightarrow 2B(\text{hex}) \rightarrow 2D(\text{hex}) \rightarrow 30(\text{hex}) \rightarrow 2D(\text{hex}) \rightarrow 30(\text{hex}) \rightarrow 3$ 

3. Input selector that is not corresponded for "Advanced switch" function, cannot reduce the noise caused when changing the input selector. Therefore, it is recommended to turn on mute when changing these settings.

4. In case of setting to infinite "-∞" by using Fader when input selector setting is changed, please consider "Advanced switch" time.

## Explanation of each Select Address



Figure 14. Block diagram for explanation of Select Address

## BD37069FV-M

#### **Command Specification**

Initial Condition,

1/0 Fixed value

Do not send the data not designated

Select Address 01 (hex)

| Mode                           | MSB |    |    | High-Voltag | ge Mode Sel | ect |    | LSB |
|--------------------------------|-----|----|----|-------------|-------------|-----|----|-----|
| Mode                           | D7  | D6 | D5 | D4          | D3          | D2  | D1 | D0  |
| High-Voltage mode2<br>(+8.3dB) |     | 0  |    |             | 0           | 0   | 0  | 0   |
| High-Voltage mode1<br>(+4.6dB) |     | 0  |    |             | 0           | 1   | 0  | 0   |

| Mada      | MSB | A  | dvanced S | witch Time | of Input Gai | n/Fader <sup>(Note</sup> | e1,2) | LSB |
|-----------|-----|----|-----------|------------|--------------|--------------------------|-------|-----|
| Mode      | D7  | D6 | D5        | D4         | D3           | D2                       | D1    | D0  |
| 4.7 msec  |     |    | 0         | 0          |              |                          |       |     |
| 7.1 msec  |     |    | 0         | 1          | •            |                          | 0     | 0   |
| 11.2 msec |     | 0  | 1         | 0          | 0            |                          | 0     | 0   |
| 14.4 msec |     |    | 1         | 1          |              |                          |       |     |

(Note1) Advanced switch time is Typ value. Max value is 1.4 times of Typ value. (Note2) If changing Advanced switch time while Advanced switch function is activated, Advance switch time is changed immediately.

| Mode | MSB |    |    |    |    |    |    |    |  |  |  |  |
|------|-----|----|----|----|----|----|----|----|--|--|--|--|
| Wede | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |  |
| OFF  | 0   | 0  |    |    | 0  |    | 0  | 0  |  |  |  |  |
| ON   | 1   | 0  |    |    | 0  |    | 0  | 0  |  |  |  |  |

(Note3) If Advanced switch ON/OFF is changed while Advanced switch function is activated, it will become effective from the next switching operation.

#### Select Address 02 (hex)

| Mode           | MSB |    |    | Fron | t Selector |    |    | LSB |
|----------------|-----|----|----|------|------------|----|----|-----|
| Mode           | D7  | D6 | D5 | D4   | D3         | D2 | D1 | D0  |
| Front          | 0   | 0  |    |      | 0          | 0  |    | 0   |
| Inside Through | 0   | 0  |    |      | 0          | U  |    | 1   |

| Mode       | MSB |    |    | Rea | r Selector |    |    | LSB |
|------------|-----|----|----|-----|------------|----|----|-----|
| Mode       | D7  | D6 | D5 | D4  | D3         | D2 | D1 | D0  |
| Rear       | 0   | 0  |    |     | 0          | 0  | 0  |     |
| Front Copy | 0   | 0  |    |     | 0          | 0  | 1  |     |

| Mode <sup>(Note4)</sup> | MSB |    |    | Sub | Selector |    |    | LSB |
|-------------------------|-----|----|----|-----|----------|----|----|-----|
| Mode                    | D7  | D6 | D5 | D4  | D3       | D2 | D1 | D0  |
| OUTC(INS)/OUTS(INS)     |     |    | 0  | 0   |          |    |    |     |
| OUTC(INR1)/OUTS(INR2)   | 0   | 0  | 0  | 1   |          | 0  |    |     |
| OUTC (INC)/OUTS(INS)    | 0   | U  | 1  | 0   | 0        | U  |    |     |
| Prohibition             |     |    | 1  | 1   | 1        |    |    |     |

(Note4) xxx(INxx) : "xxx" means "Output terminal", "(INxx)" means "Output signal"

Initial Condition,

1/0 Fixed value

Do not send the data not designated

Select Address 05(hex)

| Mode         | MSB |    |    | Input | Selector |    |    | LSB |
|--------------|-----|----|----|-------|----------|----|----|-----|
| Mode         | D7  | D6 | D5 | D4    | D3       | D2 | D1 | D0  |
| A            |     |    |    |       | 0        | 0  | 0  | 0   |
| В            |     |    |    |       | 0        | 0  | 0  | 1   |
| C single     |     |    |    |       | 0        | 0  | 1  | 0   |
| D single     |     |    |    |       | 0        | 0  | 1  | 1   |
| E single     |     |    |    |       | 0        | 1  | 0  | 0   |
| F single     |     |    |    |       | 0        | 1  | 0  | 1   |
| C diff.      |     |    |    |       | 0        | 1  | 1  | 0   |
| D diff.      | 0   | 0  | 0  | 0     | 0        | 1  | 1  | 1   |
| E diff.      |     |    |    |       | 1        | 0  | 0  | 0   |
| F full-diff. |     |    |    |       | 1        | 0  | 0  | 1   |
|              |     |    |    |       | 1        | 0  | 1  | 0   |
| Prohibition  |     |    |    |       | 1        | 0  | 1  | 1   |
|              |     |    |    |       | :        | :  | •  | :   |
|              |     |    |    |       | 1        | 1  | 1  | 1   |

#### List of active input terminal when set input selector

| Mode         | Lch positive input terminal | Lch negative input terminal | Rch positive input terminal | Rch negative input terminal |
|--------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|
| A            | 1pin(A1)                    | -                           | 2pin(A2)                    | -                           |
| В            | 3pin(B1)                    | -                           | 4pin(B2)                    | -                           |
| C single     | 5pin(CP1)                   | -                           | 7pin(CP2)                   | -                           |
| D single     | 8pin(DP1)                   | -                           | 10pin(DP2)                  | -                           |
| E single     | 11pin(EP1)                  | -                           | 13pin(EP2)                  | -                           |
| F single     | 14pin(FP1)                  | -                           | 17pin(FP2)                  | -                           |
| C diff.      | 5pin(CP1)                   | 6pin(CN)                    | 7pin(CP2)                   | 6pin(CN)                    |
| D diff.      | 8pin(DP1)                   | 9pin(DN)                    | 10pin(DP2)                  | 9pin(DN)                    |
| E diff.      | 11pin(EP1)                  | 12pin(EN)                   | 13pin(EP2)                  | 12pin(EN)                   |
| F full-diff. | 14pin(FP1)                  | 15pin(FN1)                  | 17pin(FP2)                  | 16pin(FN2)                  |

Initial Condition,

1/0 Fixed value

Do not send the data not designated

Select Address 06 (hex)

| Mode           | MSB |    |    |    | out Gain |    |    | LSB |
|----------------|-----|----|----|----|----------|----|----|-----|
| Mode           | D7  | D6 | D5 | D4 | D3       | D2 | D1 | D0  |
|                |     |    | 0  | 0  | 0        | 0  | 0  | 0   |
| Prohibition    |     |    |    | :  | :        | :  | :  | :   |
|                |     |    | 0  | 0  | 1        | 0  | 0  | 0   |
| +23dB          |     |    | 0  | 0  | 1        | 0  | 0  | 1   |
| +22dB          |     |    | 0  | 0  | 1        | 0  | 1  | 0   |
| +21dB          |     |    | 0  | 0  | 1        | 0  | 1  | 1   |
| +20dB          |     |    | 0  | 0  | 1        | 1  | 0  | 0   |
| +19dB          |     |    | 0  | 0  | 1        | 1  | 0  | 1   |
| +18dB          |     |    | 0  | 0  | 1        | 1  | 1  | 0   |
| +17dB          |     |    | 0  | 0  | 1        | 1  | 1  | 1   |
| +16dB          |     |    | 0  | 1  | 0        | 0  | 0  | 0   |
| +15dB          |     |    | 0  | 1  | 0        | 0  | 0  | 1   |
| +14dB          |     |    | 0  | 1  | 0        | 0  | 1  | 0   |
| +13dB          |     |    | 0  | 1  | 0        | 0  | 1  | 1   |
| +12dB          |     |    | 0  | 1  | 0        | 1  | 0  | 0   |
| +11dB          |     |    | 0  | 1  | 0        | 1  | 0  | 1   |
| +10dB          |     |    | 0  | 1  | 0        | 1  | 1  | 0   |
| +9dB           |     |    | 0  | 1  | 0        | 1  | 1  | 1   |
| +8dB           |     |    | 0  | 1  | 1        | 0  | 0  | 0   |
| +7dB           |     |    | 0  | 1  | 1        | 0  | 0  | 1   |
| +6dB           | _   |    | 0  | 1  | 1        | 0  | 1  | 0   |
| +5dB           |     |    | 0  | 1  | 1        | 0  | 1  | 1   |
| +4dB           | -   |    | 0  | 1  | 1        | 1  | 0  | 0   |
| +3dB           | 0   | 0  | 0  | 1  | 1        | 1  | 0  | 1   |
|                | -   |    | 0  | 1  |          |    | 1  |     |
| +2dB           |     |    |    |    | 1        | 1  |    | 0   |
| +1dB           |     |    | 0  | 1  | 1        | 1  | 1  | 1   |
| OdB            | _   |    | 1  | 0  | 0        | 0  | 0  | 0   |
| -1dB           |     |    | 1  | 0  | 0        | 0  | 0  | 1   |
| -2dB           |     |    | 1  | 0  | 0        | 0  | 1  | 0   |
| -3dB           |     |    | 1  | 0  | 0        | 0  | 1  | 1   |
| -4dB           |     |    | 1  | 0  | 0        | 1  | 0  | 0   |
| -5dB           |     |    | 1  | 0  | 0        | 1  | 0  | 1   |
| -6dB           |     |    | 1  | 0  | 0        | 1  | 1  | 0   |
| -7dB           |     |    | 1  | 0  | 0        | 1  | 1  | 1   |
| -8dB           |     |    | 1  | 0  | 1        | 0  | 0  | 0   |
| -9dB           |     |    | 1  | 0  | 1        | 0  | 0  | 1   |
| -10dB          |     |    | 1  | 0  | 1        | 0  | 1  | 0   |
| -11dB          |     |    | 1  | 0  | 1        | 0  | 1  | 1   |
| -12dB          |     |    | 1  | 0  | 1        | 1  | 0  | 0   |
| -120B<br>-13dB |     |    | 1  | 0  | 1        | 1  | 0  | 1   |
|                |     |    |    |    |          |    |    |     |
| -14dB          |     |    | 1  | 0  | 1        | 1  | 1  | 0   |
| -15dB          |     |    | 1  | 0  | 1        | 1  | 1  | 1   |
|                |     |    | 1  | 1  | 0        | 0  | 0  | 0   |
| Prohibition    |     |    | :  | :  | :        | :  | :  | :   |
|                |     |    | 1  | 1  | 1        | 1  | 1  | 1   |

Initial Condition,

1/0 Fixed value

Do not send the data not designated

Select Address 28, 29, 2A, 2B, 2C, 2D (hex)

| Boost & Attenuation | MSB |    |    | Fader Boo  | st / Attenuat | ion   |    | LSB |
|---------------------|-----|----|----|------------|---------------|-------|----|-----|
|                     | D7  | D6 | D5 | D4         | D3            | D2    | D1 | D0  |
|                     | 0   | 0  | 0  | 0          | 0             | 0     | 0  | 0   |
| Prohibition         | 0   | 0  | 0  | 0          | 0             | 0     | 0  | 1   |
| FIOIDIUON           | :   | :  | :  | :          | :             | :     | :  | :   |
|                     | 0   | 1  | 1  | 0          | 1             | 0     | 0  | 0   |
| +23dB               | 0   | 1  | 1  | 0          | 1             | 0     | 0  | 1   |
| +22dB               | 0   | 1  | 1  | 0          | 1             | 0     | 1  | 0   |
| +21dB               | 0   | 1  | 1  | 0          | 1             | 0     | 1  | 1   |
| •                   | •   | •  | •  | •          | •             | •     | •  | •   |
|                     |     |    |    |            |               |       |    |     |
| +10dB               | 0   | 1  | 1  | 1          | 0             | 1     | 1  | 0   |
| +9dB                | 0   | 1  | 1  | 1          | 0             | 1     | 1  | 1   |
| +8dB                | 0   | 1  | 1  | 1          | 1             | 0     | 0  | 0   |
| +7dB                | 0   | 1  | 1  | 1          | 1             | 0     | 0  | 1   |
| +6dB                | 0   | 1  | 1  | 1          | 1             | 0     | 1  | 0   |
| +5dB                | 0   | 1  | 1  | 1          | 1             | 0     | 1  | 1   |
| +4dB                | 0   | 1  | 1  | 1          | 1             | 1     | 0  | 0   |
| +3dB                | 0   | 1  | 1  | 1          | 1             | 1     | 0  | 1   |
| +2dB                | 0   | 1  | 1  | 1          | 1             | 1     | 1  | 0   |
| +1dB                | 0   | 1  | 1  | 1          | 1             | 1     | 1  | 1   |
| 0dB                 | 1   | 0  | 0  | 0          | 0             | 0     | 0  | 0   |
| -1dB                | 1   | 0  | 0  | 0          | 0             | 0     | 0  | 1   |
| -2dB                | 1   | 0  | 0  | 0          | 0             | 0     | 1  | 0   |
| -3dB                | 1   | 0  | 0  | 0          | 0             | 0     | 1  | 1   |
| ::                  | ::  | •• | •• | •••<br>••• | · · ·         | · · · | :: | ::  |
| -78dB               | 1   | 1  | 0  | 0          | 1             | 1     | 1  | 0   |
| -79dB               | 1   | 1  | 0  | 0          | 1             | 1     | 1  | 1   |
|                     | 1   | 1  | 0  | 1          | 0             | 0     | 0  | 0   |
| Prohibition         | :   | :  | :  | :          | :             | :     | :  | :   |
|                     | 1   | 1  | 1  | 1          | 1             | 1     | 1  | 0   |
| -∞dB                | 1   | 1  | 1  | 1          | 1             | 1     | 1  | 1   |

## **Details of Fader Boost / Attenuation**

Initial Condition,

| (dB)       | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | (dB) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------------|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|
| +23        | 0  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | -29  | 1  | 0  | 0  | 1  | 1  | 1  | 0  | 1  |
| +23        | 0  | 1  | 1  | 0  | 1  | 0  | 1  | 0  | -29  | 1  | 0  | 0  | 1  | 1  | 1  | 1  | 0  |
| +22<br>+21 | 0  | 1  | 1  | 0  | 1  | 0  | 1  | 1  | -30  | 1  | 0  | 0  | 1  | 1  | 1  | 1  | 1  |
| +21        | 0  | 1  | 1  | 0  | 1  | 1  | 0  | 0  | -31  | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| +20        | 0  | 1  | 1  | 0  | 1  | 1  | 0  | 1  | -32  | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 1  |
|            |    |    |    |    |    |    | -  |    | -33  |    | -  |    | -  |    | -  | -  |    |
| +18        | 0  | 1  | 1  | 0  | 1  | 1  | 1  | 0  |      | 1  | 0  | 1  | 0  | 0  | 0  | 1  | 0  |
| +17        | 0  | 1  | 1  | -  |    | 1  | 1  | 1  | -35  |    | 0  | 1  | 0  | -  | -  |    | 1  |
| +16        | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | -36  | 1  | 0  | 1  | 0  | 0  | 1  | 0  | 0  |
| +15        | 0  | -  | 1  | 1  | 0  | -  | 0  | 1  | -37  | -  | 0  | 1  | 0  | 0  | 1  | 0  | 1  |
| +14        | 0  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | -38  | 1  | 0  | 1  | 0  | 0  | 1  | 1  | 0  |
| +13        | 0  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | -39  | 1  | 0  | 1  | 0  | 0  | 1  | 1  | 1  |
| +12        | 0  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | -40  | 1  | 0  | 1  | 0  | 1  | 0  | 0  | 0  |
| +11        | 0  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | -41  | 1  | 0  | 1  | 0  | 1  | 0  | 0  | 1  |
| +10        | 0  | 1  | 1  | 1  | 0  | 1  | 1  | 0  | -42  | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 0  |
| +9         | 0  | 1  | 1  | 1  | 0  | 1  | 1  | 1  | -43  | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 1  |
| +8         | 0  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | -44  | 1  | 0  | 1  | 0  | 1  | 1  | 0  | 0  |
| +7         | 0  | 1  | 1  | 1  | 1  | 0  | 0  | 1  | -45  | 1  | 0  | 1  | 0  | 1  | 1  | 0  | 1  |
| +6         | 0  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | -46  | 1  | 0  | 1  | 0  | 1  | 1  | 1  | 0  |
| +5         | 0  | 1  | 1  | 1  | 1  | 0  | 1  | 1  | -47  | 1  | 0  | 1  | 0  | 1  | 1  | 1  | 1  |
| +4         | 0  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | -48  | 1  | 0  | 1  | 1  | 0  | 0  | 0  | 0  |
| +3         | 0  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | -49  | 1  | 0  | 1  | 1  | 0  | 0  | 0  | 1  |
| +2         | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | -50  | 1  | 0  | 1  | 1  | 0  | 0  | 1  | 0  |
| +1         | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | -51  | 1  | 0  | 1  | 1  | 0  | 0  | 1  | 1  |
| 0          | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | -52  | 1  | 0  | 1  | 1  | 0  | 1  | 0  | 0  |
| -1         | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | -53  | 1  | 0  | 1  | 1  | 0  | 1  | 0  | 1  |
| -2         | 1  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | -54  | 1  | 0  | 1  | 1  | 0  | 1  | 1  | 0  |
| -3         | 1  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | -55  | 1  | 0  | 1  | 1  | 0  | 1  | 1  | 1  |
| -4         | 1  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | -56  | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 0  |
| -5         | 1  | 0  | 0  | 0  | 0  | 1  | 0  | 1  | -57  | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 1  |
| -6         | 1  | 0  | 0  | 0  | 0  | 1  | 1  | 0  | -58  | 1  | 0  | 1  | 1  | 1  | 0  | 1  | 0  |
| -7         | 1  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | -59  | 1  | 0  | 1  | 1  | 1  | 0  | 1  | 1  |
| -8         | 1  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | -60  | 1  | 0  | 1  | 1  | 1  | 1  | 0  | 0  |
| -9         | 1  | 0  | 0  | 0  | 1  | 0  | 0  | 1  | -61  | 1  | 0  | 1  | 1  | 1  | 1  | 0  | 1  |
| -10        | 1  | 0  | 0  | 0  | 1  | 0  | 1  | 0  | -62  | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 0  |
| -11        | 1  | 0  | 0  | 0  | 1  | 0  | 1  | 1  | -63  | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 1  |
| -12        | 1  | 0  | 0  | 0  | 1  | 1  | 0  | 0  | -64  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| -13        | 1  | 0  | 0  | 0  | 1  | 1  | 0  | 1  | -65  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 1  |
| -14        | 1  | 0  | 0  | 0  | 1  | 1  | 1  | 0  | -66  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | 0  |
| -15        | 1  | 0  | 0  | 0  | 1  | 1  | 1  | 1  | -67  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | 1  |
| -16        | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | -68  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | 0  |
| -17        | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 1  | -69  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | 1  |
| -18        | 1  | 0  | 0  | 1  | 0  | 0  | 1  | 0  | -70  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | 0  |
| -19        | 1  | 0  | 0  | 1  | 0  | 0  | 1  | 1  | -71  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | 1  |
| -20        | 1  | 0  | 0  | 1  | 0  | 1  | 0  | 0  | -72  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  |
| -21        | 1  | 0  | 0  | 1  | 0  | 1  | 0  | 1  | -73  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 1  |
| -22        | 1  | 0  | 0  | 1  | 0  | 1  | 1  | 0  | -74  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 0  |
| -23        | 1  | 0  | 0  | 1  | 0  | 1  | 1  | 1  | -75  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | 1  |
| -24        | 1  | 0  | 0  | 1  | 1  | 0  | 0  | 0  | -76  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 0  |
| -25        | 1  | 0  | 0  | 1  | 1  | 0  | 0  | 1  | -77  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 1  |
| -26        | 1  | 0  | 0  | 1  | 1  | 0  | 1  | 0  | -78  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | 0  |
| -27        | 1  | 0  | 0  | 1  | 1  | 0  | 1  | 1  | -79  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | 1  |
| -28        | 1  | 0  | 0  | 1  | 1  | 1  | 0  | 0  | _∞   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

OFF

ON

0

1

| Initial Condition,     | 1/0 Fix | 1/0 Fixed value Do not send the data not designated |    |       |            |    |    |     |  |  |  |  |
|------------------------|---------|-----------------------------------------------------|----|-------|------------|----|----|-----|--|--|--|--|
| Select Address 30(hex) |         |                                                     |    |       |            |    |    |     |  |  |  |  |
| Mode                   | MSB     | /ISB Main Gain Adjust                               |    |       |            |    |    |     |  |  |  |  |
| Mede                   | D7      | D6                                                  | D5 | D4    | D3         | D2 | D1 | D0  |  |  |  |  |
| 0dB                    |         |                                                     | 0  | 0     | 0          | 0  |    | 0   |  |  |  |  |
| +6dB                   |         |                                                     | 0  | 0     | 0          | 0  |    | 1   |  |  |  |  |
|                        |         |                                                     |    |       |            |    |    |     |  |  |  |  |
| Mode                   | MSB     |                                                     |    | Sub G | ain Adjust |    |    | LSB |  |  |  |  |
| Mede                   | D7      | D6                                                  | D5 | D4    | D3         | D2 | D1 | D0  |  |  |  |  |
| 0dB                    |         |                                                     | 0  | 0     | 0          | 0  | 0  |     |  |  |  |  |
| +6dB                   |         |                                                     | 0  | 0     | 0          | 0  | 1  |     |  |  |  |  |
|                        |         |                                                     |    |       |            |    |    |     |  |  |  |  |
| Mode                   | MSB     | T                                                   | r  | L     | PF fc      | 1  | T  | LSB |  |  |  |  |
| Mede                   | D7      | D6                                                  | D5 | D4    | D3         | D2 | D1 | D0  |  |  |  |  |
| 70kHz                  |         | 0                                                   | 0  | 0     | 0          | 0  |    |     |  |  |  |  |
| PASS                   |         | 1                                                   | 0  | 0     | 0          | 0  |    |     |  |  |  |  |
|                        |         |                                                     |    |       |            |    |    |     |  |  |  |  |
| Mode                   | MSB     |                                                     |    |       | king ON/OF |    |    | LSB |  |  |  |  |
|                        | D7      | D6                                                  | D5 | D4    | D3         | D2 | D1 | D0  |  |  |  |  |

0

0

0

0

| www.rohm.com                               |
|--------------------------------------------|
| © 2016 ROHM Co., Ltd. All rights reserved. |
| TSZ22111 · 15 · 001                        |

#### (6) About power on reset

It is possible for the reset circuit inside the IC to initialize when supply voltage is turned on. Please send data to all address as initial data when the supply is turned on, and turn on mute until all initial data are sent.

| ltom                                         | Sumbol            |     | Limit |     | Linit | Condition                        |  |
|----------------------------------------------|-------------------|-----|-------|-----|-------|----------------------------------|--|
| Item                                         | Symbol            | Min | Тур   | Max | Unit  | Condition                        |  |
| Rise time of VCCL                            | t <sub>RISE</sub> | 250 | —     | —   | µsec  | V <sub>CCL</sub> rise time to 5V |  |
| VCCL voltage of<br>release power on<br>reset | V <sub>POR</sub>  | _   | 4.1   | _   | V     |                                  |  |

#### (7) About start-up and power off sequence on IC

By setting the terminal voltage of HIVOLB and SEL, it is possible to change the output gain. At the same time, output DC voltage will also be changed at each mode.

| HIVOLB<br>Terminal Voltage | High-Voltage | SEL<br>Terminal Volta | ge High-Voltage mode |
|----------------------------|--------------|-----------------------|----------------------|
| GND to 1.0V                | ON           | GND to 0.5            | / High-Voltage mode1 |
| 2.3V to VCCL               | OFF          | 1.5V to VCC           | L High-Voltage mode2 |

Please set HIVOLB terminal voltage between the ranges showed by the above tables. If HIVOLB terminal is open, the terminal voltage will be set to 5V due to the pull-up voltage inside the IC. In this case, the IC will be set to "High-Voltage OFF" mode. SEL terminal is 4.15V due to the pull-up voltage inside the IC. Output DC voltage and Output gain, that are changed by the combination of "HIVOLB" terminal and "SEL" terminal

Output DC voltage and Output gain, that are changed by the combination of "HIVOLB" terminal and "SEL" terminal shows as the following table.

| VCCH<br>Supplied Voltage   | 9 ۷                                                         | 1 | 11.5 V                      | 17 V                                  |
|----------------------------|-------------------------------------------------------------|---|-----------------------------|---------------------------------------|
| HIVOLB<br>Terminal Voltage | 5 V<br>(High-Volta                                          |   | 0\<br>High-Volt(            |                                       |
| SEL<br>Terminal Voltage    | 0V Open (4.15 V)<br>(High-Voltage mode1) (High-Voltage mode |   | 0 V<br>(High-Voltage mode1) | Open (4.15 V)<br>(High-Voltage mode2) |
| Output DC<br>Bias Voltage  | 4.35                                                        | V | 5.6 V                       | 8.35 V                                |
| Level Shift<br>Output gain | 2 dl                                                        | 3 | 4.6 dB                      | 8.3 dB                                |

If HIVOLB terminal voltage is changed during its operation, Output DC voltage will be also changed shown as above. For reducing these variations, turn the power on after setting the status of the HIVOLB and SEL terminal according to the output gain. The start-up and power off sequence is shown next.



Figure 15. Normal mode(High-Voltage OFF) operation

Figure 16. High-Voltage mode operation (High-Voltage mode1 and mode2 common)

HIVOLB in the figure above is used to select the Output gain. This IC will become active-state by sending data of Select Address 01(hex) on  $I^2$ C-bus after 20msec from that VCCL reaches over 7.0V. High-Voltage Output gain is selected by setting SEL terminal voltage and sending  $I^2$ C-bus data. Therefore, this command must always be sent in the start-up sequence. In addition, "External MUTE" in the figure above is the recommended period that the muting is activated from outside the IC. In addition, the starting sequence of VCCL and VCCH does not have the limit, but please start VCCL earlier to reduce a pop noise.

For HIVOLB terminal, there is countermeasure taken for protection from voltage spikes. But, please take care that the output DC voltage may fluctuate, if the period of voltage spike is over 50nsec.

## (8) About relations of power supply voltage and the DC-bias voltage

Output DC-bias voltage is decided by the regulator that is embedded in this IC, DC-bias does not fluctuate up to a constant level even if power supply voltage is lowered. The following graphs show the relationship between DC-bias voltage and power supply voltage.



Figure 17.  $V_{\mbox{\scriptsize CCH}}$  vs DC Bias



## About advanced switch circuit

[1] Advanced switch technology

1-1. Advanced switch effects

Advanced switch technology is ROHM original technology that can prevent from switching pop noise. If changing the gain setting (for example Fader) immediatery, the audible signal will become discontinuously and pop noise will be occured. This Advanced switch technology will prevent this discontinuous signal by completing the signal waveform and will significantly reduce the noise.



Figure 19. Advanced switch waveform

This Advanced switch circuit will start operating when the data is transmitted from microcontroller. Advanced switch waveform is shown as the figure above. For preventing switching noise, This IC will operate optimally by internal processing after the data is transmitted from microcontroller.

However, sometimes the switching waveform is not like the intended form depends on the transmission timing. Therefore, below is the example of the relationship between the transmission timing and actual switching time. Please consider this relationship for the setting.

1-2. The kind of the Transferring Data

- Data setting that is not corresponded to Advanced switch (<u>(5)Select Address & data</u> Data format without hatching) There is no particular rule about transferring data.
- Data setting that is corresponded to Advanced switch <sup>(Note1)</sup> (<u>(5)Select Address & data</u> Data format with hatching) There is no particular rule about transferring data, but Advanced switch must follow the switching sequence as mentioned in [2] as follows.

(Note1) The blocks that are corresponded Advanced switch are "Input Gain", "Fader" and "Front Mixing ON/OFF" (In detail, please refer to (5) Select Address & data).

[2] Data transmission that is corresponded to Advanced switch

2-1. Switching time of Advanced switch

Switching time includes [Twait(Wait time)], [Tsft( $A \rightarrow B$  switching time)] and [Tsft( $B \rightarrow A$  switching time)]. 25msec is needed per 1 switching. (Tsoft = Twait + 2 \* Tsft, Twait=2.3msec, Tsft=11.2msec)



Figure 20. About Advanced switching time

In the figure above, Start/Stop state is expressed as "A" and temporary state is expressed as "B". The switching sequence of Advanced switch consists of the cycle "A(start) $\rightarrow$ B(temporary) $\rightarrow$ A(stop)". Therefore, switching sequence will not stop at B state.

For example, switching is performed from A(Initial gain) $\rightarrow$ B(set gain) $\rightarrow$ A(set gain) when switching from initial gain to set gain. And switching time (Tsft) of A $\rightarrow$ B or B $\rightarrow$ A are equal.

2-2. Explanation on data transmission's timing and switching operation.

The following examples show the timing chart from data transmission to starting of switching. Definition of example expression : F1=Fader 1ch Front, F2=Fader 2ch Front, R1=Fader 1ch Rear, R2=Fader 2ch Rear

C=Fader Center, S=Fader Subwoofer, MIX=Front Mixing

Transmission example 1 This is an example when transmitting data in same block with "enough interval for data transmission". (enough interval for data transmission : 1.4 x Tsoft \* "1.4" includes tolerance margin.)

| s                    | lave select da | a ack                      |       |                                   |
|----------------------|----------------|----------------------------|-------|-----------------------------------|
| I <sup>2</sup> C-bus | 80 28 80       | 80 28                      | 8 FF  |                                   |
|                      | (F1 0dB)       | (F1 -                      | •∞dB) |                                   |
|                      |                | Tsoft * 1.4 msec           |       |                                   |
| Advanced Switch tim  | ne             | $W A \to B \qquad B \to A$ |       | $W \qquad A \to B \qquad B \to A$ |
|                      |                | F1 output                  |       | ΛΛΛΛ                              |
|                      |                |                            | _     |                                   |

Figure 21. Transmission example 1

Transmission example 2

This is an example when the transmission interval is not enough (smaller than "Transmission example 1").

When the data is transmitted during first switching operation, the second data will be reflected after the first switching operation. In this case, there is no wait time (Twait) before the second switching operation.



Figure 22. Transmission example 2

Transmission example 3

This is an example when transmission interval is smaller than "Transmission example 2"). When the data is transmitted during the first switching operation, and transmission timing is just during  $A \rightarrow B$  switching operation, the second data will be reflected at  $B \rightarrow A$  switching term in case of Fader.

| slav                  | e select data ack           |  |
|-----------------------|-----------------------------|--|
| I²C-bus               | 80 28 80 80 FF              |  |
|                       | (F1 0dB) $(F1 - \infty dB)$ |  |
| _Advanced Switch time | $W  A \to B \qquad B \to A$ |  |
|                       | F1 output                   |  |
|                       |                             |  |

Figure 23. Transmission example 3

Please take care as follows when transmitting data to multiple channels.

It is possible that Lch and Rch in same block (Front/Rear/Center, Subwoofer) can be switched at the same timing. For example, if the data transmission is set as the figure below, F1 and F2 can be switched at the same timing. (Data ①is sent for F1 (Lch) and data ②is sent for F2 (Rch).)

Twait (designed to 2.3 msec) is the wait time for starting switching.

Twait may change from 1.2msec (Min.) to 4.6msec (Max.) by considering tolerance margin.



Figure 24. The operation during multi-channels (Lch, Rch) data transmission (smaller than Twait interval).

Next, if data ②is not transmitted during the Twait, the switching operation will be as the figure below.

| 80 28 ××             | 80 29 xx                          |                   |   |                         |           |  |
|----------------------|-----------------------------------|-------------------|---|-------------------------|-----------|--|
| I <sup>2</sup> C-bus | T <sub>2-①</sub> > Twait          |                   |   |                         |           |  |
|                      |                                   |                   |   |                         |           |  |
| Advanced Switch time | $W \qquad A \rightarrow B$        | $B \rightarrow A$ |   | $A \rightarrow B$       | $B \to A$ |  |
| Output F1            | Initial Initial $\rightarrow$ (1) |                   |   |                         |           |  |
|                      |                                   |                   |   |                         | ¬ /       |  |
| Output F2            | Initial                           |                   | X | Initial $\rightarrow 2$ | 2         |  |

Figure 25. The operation during multiple channels (Lch, Rch) data transmission (larger than Twait interval).

2-3. Multiple blocks data transmission timing and switching operation.

In case the data is transmitted to multiple blocks, the processing is performed internally by BS (Block state) unit. Starting order of Advanced switch is determined by BS unit.



Figure 26. Multi-blocks data transmission timing

There are no timing regulations of  $I^2$ C-bus data transmission. But next switching will start after the end of the current switching. The timing of Advanced switch is depended, not on the order of data transmission, but on the order of the figure below. The blocks in the same group (For example, BS1, BS3) can start switching at the same time.



Figure 27. The turn of Advanced switch start

|                      | sion example 2<br>f that the transmission or   | der is different with actual switchir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ng order.                                            |                                                                                                                                                                                                              |  |  |
|----------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| I <sup>2</sup> C-bus |                                                | 1 2 3 4<br>(D xx xx)<br>(D f1 -6dB<br>(D f1 -20dB<br>(D f1 -6dB<br>(D f1 -6dB)<br>(D f1 -6dB<br>(D f1 -6dB)<br>(D f1 -6dB |                                                      |                                                                                                                                                                                                              |  |  |
|                      | F1 Advanced S                                  | witch R1 Advanced Switch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | C Advanced Switch                                    | F1 Advanced Switch<br>◀►                                                                                                                                                                                     |  |  |
| Advanced Switch time | $W  A \to B$                                   | $B \to A \qquad A \to B \qquad B \to A$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $A \to B \qquad B \to A$                             | $A \to B \qquad B \to A$                                                                                                                                                                                     |  |  |
| Output F1            | Initial $\checkmark$ Initial $\rightarrow$ (1) | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      | $\left\langle \begin{array}{c} (1) \rightarrow (2) \end{array} \right\rangle \qquad $ |  |  |
| Output R1            | Initial                                        | $\mathbb{A}_{\text{Initial}} \to \textcircled{4}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4                                                    |                                                                                                                                                                                                              |  |  |
| Output C             | Initial                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | $\left< \text{Initial} \rightarrow \bigcirc \right>$ | 3                                                                                                                                                                                                            |  |  |

Figure 28. In case of the transmission order is different with actual switching order

If the data of Front/Rear/Center setting is transmitted during the switching of Front, Rear and Center switching have priority over Front switching. In order to proceeding the switching starts as the data transmission order, please transmit the next data after the end of current switching.

■ Transmission example 3

If Refresh data that is same as current setting is transmitted, gain switching operation will not start.

The below figure shows the case of transmitting data after Refresh data.

|                      | slave select | data ack |                    |              |          |                          |
|----------------------|--------------|----------|--------------------|--------------|----------|--------------------------|
| I <sup>2</sup> C-bus | 80 28 8      | 0        |                    | 80 28 80     | 80 2A 80 |                          |
|                      | (F1 0dB      |          |                    | (F1 0dB)     | (R1 0dB) |                          |
|                      |              |          |                    | Refresh Data |          |                          |
|                      |              | F1 Ad    | Ivanced Switch     |              |          | R1 Advanced Switch       |
| Advanced Switch t    | ime          | W A → I  | $B \qquad B \to A$ |              |          | $A \to B \qquad B \to A$ |

Figure 29. In case of the transmission of Refresh data

## **Application Example**



#### Notes on wiring

- Please connect the decoupling capacitor of a power supply as close as possible to GND.
- ②Lines of GND shall be one-point connected.
- ③Wiring pattern of Digital unit shall be away from that of analog unit and crosstalk shall not be acceptable.
- ④Lines of SCL and SDA of I<sup>2</sup>C-bus shall not be parallel if possible. The lines shall be shielded, if they are adjacent to each other.
- (5)Lines of analog input shall not be parallel if possible. The lines shall be shielded, if they are adjacent to each other.

## I/O Equivalence Circuit

| Terminal<br>No<br>1<br>2<br>29<br>30<br>31<br>32<br>33<br>34<br>18              | Terminal<br>Name<br>A1<br>A2<br>INC<br>INS<br>INR1<br>INR2<br>INF1<br>INF2<br>MIN                | Terminal<br>Voltage<br>4.15V       | Equivalence Circuit | Terminal Description<br>A terminal for signal input<br>The input impedance is 100kΩ(Typ).                           |
|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------|
| 3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17 | B1<br>B2<br>CP1<br>CN<br>CP2<br>DP1<br>DN<br>DP2<br>EP1<br>EN<br>EP2<br>FP1<br>FN1<br>FN2<br>FP2 | 4.15V                              | VCCL                | Input terminal<br>Single/Differential mode is selectable.<br>The input impedance is 250kΩ(Typ).                     |
| 27<br>28                                                                        | IG2<br>IG1                                                                                       | 4.15V                              | VCCL<br>GND         | Input gain output terminal                                                                                          |
| 35<br>36<br>37<br>38<br>39<br>40                                                | OUTF2<br>OUTF1<br>OUTR2<br>OUTR1<br>OUTS<br>OUTC                                                 | (1) 4.35V<br>(2) 5.6V<br>(3) 8.35V | VCCH<br>GND<br>GND  | Fader Output terminal<br>(1) Normal mode : 4.35V<br>(2) High-Voltage mode1 : 5.6V<br>(3) High-Voltage mode2 : 8.35V |

The figures in the pin explanation and input/output Equivalence circuit are reference values, it doesn't guarantee exact values.

| Terminal<br>No | Terminal<br>Name | Terminal<br>Voltage | Equivalence Circuit            | Terminal Description                                                                                                                                                                               |
|----------------|------------------|---------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20             | HIVOLB           | 5V                  | VCCL                           | Output gain control terminal<br>Low(0V supply) : High-Voltage ON<br>High(terminal open) : High-Voltage OFF                                                                                         |
| 21<br>26       | VCCH<br>VCCL     | 17/11.5/9V<br>9V    |                                | Power supply terminal.                                                                                                                                                                             |
| 22             | SCL              | _                   | VCCL                           | Terminal for clock input of I <sup>2</sup> C-bus<br>communication.<br>Note: When this pin is shorted to next pin(VCCH), it<br>may result in property degradation and destruction of<br>the device. |
| 23             | SDA              | _                   | VCCL                           | Terminal for data input of I <sup>2</sup> C-bus communication.                                                                                                                                     |
| 24             | GND              | 0V                  |                                | Ground terminal.                                                                                                                                                                                   |
| 25             | VREF             | 4.15V               | VCCL<br>12.5kΩ<br>4.15V<br>GND | BIAS terminal.<br>Voltage for reference bias of analog signal<br>system. The simple precharge circuit and<br>simple discharge circuit for an external<br>capacitor are built in.                   |
| 19             | SEL              | 4.15V               |                                | High Voltage Output Select terminal<br>Low(0V supply) : High-Voltage mode1<br>High(terminal open) : High-Voltage mode2                                                                             |

The figures in the pin explanation and input/output Equivalence circuit are reference values, it doesn't guarantee exact values.

## **Application Information**

1) Absolute maximum rating voltage

When voltage is impressed to VCCL/VCCH exceeding absolute maximum rating voltage, circuit current increases rapidly and it may result in property degradation and destruction of a device. When impressed by a VCCL terminal (26pin) especially by surge examination etc., even if it includes an of operation voltage +surge pulse component, be careful not to impress voltage (about 14V) much higher than absolute maximum rating voltage. And, be careful that there is no more than 18V on the VCCH terminal (21pin).

2) About a signal input part

In the signal input terminal, the value of the input coupling capacitor C(F) should be sufficient to match the value of input impedance  $R_{IN}(\Omega)$  inside the IC. The first HPF characteristic of CR is as shown below.



Figure 31. Input Equivalence Circuit

#### 3) About output load characteristics

The usages of load for output are below (reference). Please use the load more than 10 k $\Omega$ (Typ).



Figure 32. Output load characteristic at V<sub>CCL</sub>=9V, V<sub>CCH</sub>=17V(Reference)

4) About HIVOLB terminal(20pin) when power supply is off

Any voltage shall not be supplied to HIVOLB terminal (20pin) when power-supply is off. Please insert a resistor (about 2.2kΩ) to HIVOLB terminal in series, in case voltage is supplied to HIVOLB terminal. (Please refer Application Circuit Diagram.)

5) About signal input terminals

Because the inner impedance of the terminal becomes 100 k $\Omega$  or 250 k $\Omega$  when the signal input terminal makes a terminal open, the plunge noise from outside sometimes becomes a problem. When there is an unused signal input terminal, design so it is shorted to ground.

6) About changing gain of Input Gain and Fader Volume

When increasing the input gain and fader volume, especially those exceeding 20dB, the switching pop noise sometimes becomes big. In this case, we recommend changing the gain in 1 dB steps, without abruptly changing the gain at once. Also, the pop noise can sometimes be reduced by increasing the advanced switch time.

7) About inter-pin short to VCCH

VCCH terminal(21pin) is assumed at applied high voltage(Max 17.8V) for 5.2V<sub>RMS</sub>(Max) output. And so, avoid short between VCCH and SCL. When Inter-pin shorts occur, circuit current increases rapidly, and it may result in property degradation and destruction of a device.

## **Operational Notes**

1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Separate the ground and supply lines of the digital and analog blocks to prevent noise in the ground and supply lines of the digital block from affecting the analog block. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

#### 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

5. Thermal Consideration

Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, increase the board size and copper area to prevent exceeding the maximum junction temperature rating.

#### 6. Recommended Operating Conditions

These conditions represent a range within which the expected characteristics of the IC can be approximately obtained. The electrical characteristics are guaranteed under the conditions of each parameter.

7. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

#### 8. Operation Under Strong Electromagnetic Field Operating the IC in the presence of a strong electromagnetic field may cause the IC to malfunction.

9. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

## **Operational Notes – continued**

10. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

11. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

12. Regarding the Input Pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure 33. Example of monolithic IC structure

## **Ordering Information**



## **Marking Diagram**







## **Revision History**

| Date        | Revision | Changes     |
|-------------|----------|-------------|
| 12.MAY.2016 | 001      | New Release |

# Notice

#### **Precaution on using ROHM Products**

1. If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment <sup>(Note 1)</sup>, aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

| JAPAN  | USA    | EU         | CHINA   |
|--------|--------|------------|---------|
| CLASSI | CLASSⅢ | CLASS II b | CLASSII |
| CLASSⅣ | CLASSI | CLASSⅢ     | CLASSII |

2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:

[a] Installation of protection circuits or other protective devices to improve system safety

[b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure

- 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

#### Precautions Regarding Application Examples and External Circuits

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

#### Precaution for Storage / Transportation

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### Precaution for Foreign Exchange and Foreign Trade act

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

#### **General Precaution**

- 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in an y way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this docume nt is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.