## 5.0 V, 250 mA LDO with Watchdog and RESET

The NCV8508 is a precision micropower Low Dropout (LDO) voltage regulator. The part contains many of the required features for powering microprocessors. Its robustness makes it suitable for severe automotive environments. In addition, the NCV8508 is ideal for use in battery operated, microprocessor controlled equipment because of its extremely low quiescent current.

#### **Features**

- Output Voltage: 5.0 V
- ±3.0% Output Voltage
- IOUT Up to 250 mA
- Quiescent Current Independent of Load
- Micropower Compatible Control Functions:
  - ♦ Wakeup
  - Watchdog
  - ◆ RESET
- Low Quiescent Current (100 µA typ)
- Protection Features:
  - Thermal Shutdown
  - Short Circuit
  - 45 V Operation
- Internally Fused Leads in SO-16L Package
- NCV Prefix for Automotive and Other Applications Requiring Site and Change Control
- AEC Qualified
- PPAP Capable
- This is a Pb-Free Device\*



\*C1 required if regulator is located far from power supply filter.

Figure 1. Application Circuit



#### ON Semiconductor®

http://onsemi.com

# 16

SO-16L DW SUFFIX CASE 751G



**MARKING** 



D<sup>2</sup>PAK-7 DPS SUFFIX CASE 936AB





SO-8 EP PD SUFFIX CASE 751AC



A = Assembly Location
WL = Wafer Lot

YY, Y = Year WW = Work Week G or ■ = Pb-Free Package

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 23 of this data sheet.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PIN CONNECTIONS



#### **PACKAGE PIN DESCRIPTION**

|                      | PACKAGE PIN # |         |                  |                                                                                                                                                                |
|----------------------|---------------|---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D <sup>2</sup> PAK-7 | SO-16L        | SO-8 EP | PIN SYMBOL       | FUNCTION                                                                                                                                                       |
| 1                    | 8             | 4       | V <sub>OUT</sub> | Regulated output voltage ± 3.0%.                                                                                                                               |
| 2                    | 9             | 5       | V <sub>IN</sub>  | Supply Voltage to the IC.                                                                                                                                      |
| 3                    | 11            | 6       | WDI              | CMOS compatible input lead. The Watchdog function monitors the falling edge of the incoming signal.                                                            |
| 4                    | 4, 5, 12, 13  | 2       | GND              | Ground connection.                                                                                                                                             |
| 5                    | 14            | 7       | Wakeup           | CMOS compatible output consisting of a continuously generated signal used to "wake up" the microprocessor from sleep mode.                                     |
| 6                    | 15            | 8       | RESET            | CMOS compatible output lead RESET goes low whenever V <sub>OUT</sub> drops by more than 7.0% from nominal, or during the absence of a correct Watchdog signal. |
| 7                    | 16            | 1       | Delay            | Buffered bandgap voltage used to create timing current for RESET and Wakeup from R <sub>Delay.</sub>                                                           |
| -                    | 1–3, 6, 10    | -       | NC               | No Connection.                                                                                                                                                 |
| -                    | 7             | 3       | Sense            | Kelvin connection which allows remote sensing of the output voltage for improved regulation. Connect to V <sub>OUT</sub> if remote sensing is not required.    |
| -                    | -             | EPAD    | EPAD             | Connect to Ground potential or leave unconnected.                                                                                                              |



Figure 2. Block Diagram

#### **MAXIMUM RATINGS**

| Rating                                                           |                                   | Value                                      | Unit    |
|------------------------------------------------------------------|-----------------------------------|--------------------------------------------|---------|
| Input Voltage, V <sub>IN</sub> (DC)                              |                                   | -0.3 to 45                                 | V       |
| Peak Transient Voltage (46 V Load Dump @ V <sub>IN</sub> = 14 V) |                                   | 60                                         | V       |
| Output Voltage, V <sub>OUT</sub>                                 |                                   | -0.3 to 18                                 | V       |
| ESD Susceptibility:                                              | Human Body Model<br>Machine Model | 2.0<br>150                                 | kV<br>V |
| Logic Inputs/Outputs (RESET, WDI, Wakeup)                        |                                   | -0.3 to +7.0                               | V       |
| Operating Junction Temperature, T <sub>J</sub>                   |                                   | -40 to150                                  | °C      |
| Storage Temperature Range, T <sub>S</sub>                        |                                   | -55 to +150                                | °C      |
| Peak Reflow Soldering Temperature:                               | Reflow: (Note 1)                  | 240 Peak<br>260 Peak (Pb-Free)<br>(Note 3) | °C      |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

- 60 second maximum above 183°C.
   Depending on thermal properties of substrate R<sub>θJA</sub> = R<sub>θJC</sub> + R<sub>θJCA</sub>.
   -5°C/+0°C allowable conditions, applies to both Pb and Pb-Free devices.

#### THERMAL CHARACTERISTICS

See Package Thermal Data Section (Page 10)

**ELECTRICAL CHARACTERISTICS** (-40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C; 6.0 V  $\leq$  V<sub>IN</sub>  $\leq$  28 V, 100  $\mu$ A  $\leq$  I<sub>OUT</sub>  $\leq$  150 mA, C<sub>2</sub> = 1.0  $\mu$ F, R<sub>Delay</sub> = 60 k; unless otherwise specified.)

| Characteristic                                         | Test Conditions                                                                                                                                                                     | Min                                              | Тур                                               | Max        | Unit              |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------|------------|-------------------|
| OUTPUT                                                 | •                                                                                                                                                                                   |                                                  |                                                   |            |                   |
| Output Voltage                                         | -                                                                                                                                                                                   | 4.85                                             | 5.00                                              | 5.15       | V                 |
| Dropout Voltage (V <sub>IN</sub> – V <sub>OUT</sub> )  | I <sub>OUT</sub> = 150 mA. Note 4                                                                                                                                                   | -                                                | 450                                               | 900        | mV                |
| Load Regulation                                        | $V_{IN} = 14 \text{ V}, 100  \mu\text{A} \leq I_{OUT} \leq 150 \text{ mA}$                                                                                                          | -                                                | 5.0                                               | 30         | mV                |
| Line Regulation                                        | 6.0 V ≤ V <sub>IN</sub> ≤ 28 V, I <sub>OUT</sub> = 5.0 mA                                                                                                                           | -                                                | 5.0                                               | 50         | mV                |
| Current Limit                                          | -                                                                                                                                                                                   | 250                                              | 400                                               | -          | mA                |
| Thermal Shutdown                                       | Guaranteed by Design                                                                                                                                                                | 150                                              | 180                                               | 210        | °C                |
| Quiescent Current                                      | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 150 mA, (see Figure 6)                                                                                                                   | -                                                | 100                                               | 150        | μΑ                |
| RESET                                                  | •                                                                                                                                                                                   |                                                  |                                                   |            |                   |
| Threshold                                              | -                                                                                                                                                                                   | 4.50                                             | 4.65                                              | 4.80       | ٧                 |
| Output Low                                             | $\begin{aligned} R_{LOAD} &= 10 \text{ k to V}_{OUT}, \text{ V}_{OUT} \geq 1.0 \text{ V} \\ R_{LOAD} &= 5.1 \text{ k to V}_{OUT}, \text{ V}_{OUT} \geq 1.0 \text{ V} \end{aligned}$ | -                                                | 0.2<br>0.4                                        | 0.4<br>0.8 | V                 |
| Output High                                            | R <sub>LOAD</sub> = 10 k to GND<br>R <sub>LOAD</sub> = 5.1 k to GND                                                                                                                 | V <sub>OUT</sub> - 0.5<br>V <sub>OUT</sub> - 1.0 | V <sub>OUT</sub> – 0.25<br>V <sub>OUT</sub> – 0.5 | -          | V                 |
| Delay Time                                             | $V_{IN}$ = 14 V, $R_{Delay}$ = 60 k, $I_{OUT}$ = 5.0 mA<br>$V_{IN}$ = 14 V, $R_{Delay}$ = 120 k, $I_{OUT}$ = 5.0 mA                                                                 | 2.0                                              | 3.0<br>6.0                                        | 4.0<br>–   | ms<br>ms          |
| WATCHDOG INPUT                                         | •                                                                                                                                                                                   | •                                                |                                                   |            |                   |
| Threshold High                                         | -                                                                                                                                                                                   | 70                                               | _                                                 | _          | %V <sub>OUT</sub> |
| Threshold Low                                          | -                                                                                                                                                                                   | -                                                | -                                                 | 30         | %V <sub>OUT</sub> |
| Hysteresis                                             | -                                                                                                                                                                                   | -                                                | 100                                               | -          | mV                |
| Input Current                                          | WDI = 6.0 V                                                                                                                                                                         | -                                                | 0.1                                               | +10        | μΑ                |
| Pulse Width                                            | 50% WDI falling edge to<br>50% WDI rising edge and<br>50% WDI rising edge to<br>50% WDI falling edge, (see Figure 5)                                                                | 5.0                                              | -                                                 | -          | μs                |
| WAKEUP OUTPUT (V <sub>IN</sub> = 14 V, I <sub>OU</sub> | <sub>JT</sub> = 5.0 mA)                                                                                                                                                             | <u>.                                    </u>     |                                                   |            |                   |
| Wakeup Period                                          | See Figures 4 and 5, R <sub>DELAY</sub> = 60 k<br>See Figures 4 and 5, R <sub>DELAY</sub> = 120 k                                                                                   | 18<br>-                                          | 25<br>50                                          | 32<br>-    | ms<br>ms          |
| Wakeup Duty Cycle Nominal                              | See Figure 3                                                                                                                                                                        | 45                                               | 50                                                | 55         | %                 |
| RESET HIGH to<br>Wakeup Rising Delay Time              | R <sub>DELAY</sub> = 60 k<br>50% RESET rising edge to<br>50% Wakeup edge, R <sub>DELAY</sub> = 120 k<br>(see Figures 3 and 4)                                                       | 9.0                                              | 12.5<br>25                                        | 16<br>-    | ms<br>ms          |
| Wakeup Response to<br>Watchdog Input                   | 50% WDI falling edge to 50% Wakeup falling edge                                                                                                                                     | -                                                | 0.1                                               | 5.0        | μs                |
| Wakeup Response to RESET                               | 50% RESET falling edge to 50% Wakeup falling edge. $V_{OUT} = 5.0 V \rightarrow 4.5 V$                                                                                              | -                                                | 0.1                                               | 5.0        | μs                |
| Output Low                                             | $\begin{aligned} R_{LOAD} &= 10 \text{ k to V}_{OUT}, \text{ V}_{OUT} \geq 1.0 \text{ V} \\ R_{LOAD} &= 5.1 \text{ k to V}_{OUT}, \text{ V}_{OUT} \geq 1.0 \text{ V} \end{aligned}$ | -                                                | 0.2<br>0.4                                        | 0.4<br>0.8 | V                 |
| Output High                                            | R <sub>LOAD</sub> = 10 k to GND<br>R <sub>LOAD</sub> = 5.1 k to GND                                                                                                                 | V <sub>OUT</sub> - 0.5<br>V <sub>OUT</sub> - 1.0 | V <sub>OUT</sub> – 0.25<br>V <sub>OUT</sub> – 0.5 | -          | V                 |
| DELAY                                                  | •                                                                                                                                                                                   | •                                                | •                                                 |            |                   |
| Output Voltage                                         | I <sub>DELAY</sub> = 50 μA. Note 5                                                                                                                                                  | _                                                | 1.25                                              | _          | V                 |

Measured when the output voltage has dropped 100 mV from the nominal value. (see Figure 12)
 Current drain on the Delay pin directly affects the Delay Time, Wakeup Period, and the RESET to Wakeup Delay Time.

#### **TIMING DIAGRAMS**



Figure 3. Power Up, Sleep Mode and Normal Operation



Figure 4. Error Condition: Watchdog Remains Low and a RESET Is Issued



Figure 5. Power Down and Restart Sequence

#### TYPICAL PERFORMANCE CHARACTERISTICS



-600 1.0 μF V<sub>OUT</sub> Transient, mV -500 -400 -300 10 μF -200 100 μF -100 0 0 50 100 150 200 250 Switching Current, mA

Figure 6. Quiescent Current vs Output Current

Figure 7. Load Transient Response





Figure 8. POR Delay vs Temp,  ${\rm R_{DELAY}}$  = 60  $k\Omega$ 

Figure 9. POR Delay vs R<sub>DELAY</sub>





Figure 10. Wakeup Period vs Temp,  $R_{DELAY}$  = 60 k $\Omega$ 

Figure 11. Wakeup Period vs R<sub>DELAY</sub>

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 12. Dropout Voltage vs Output Current

Figure 13. Output Voltage vs Temperature



Figure 14. Output Current vs Input Voltage

Figure 15. Output Capacitor ESR

#### **DEFINITION OF TERMS**

**Dropout Voltage:** The input–output voltage differential at which the circuit ceases to regulate against further reduction in input voltage. Measured when the output voltage has dropped 100~mV from the nominal value obtained at 14~V input, dropout voltage is dependent upon load current and junction temperature.

**Input Voltage:** The DC voltage applied to the input terminals with respect to ground.

**Line Regulation:** The change in output voltage for a change in the input voltage. The measurement is made under conditions of low dissipation or by using pulse techniques

such that the average chip temperature is not significantly affected.

**Load Regulation:** The change in output voltage for a change in load current at constant chip temperature.

**Quiescent Current:** The part of the positive input current that does not contribute to the positive load current. The regulator ground lead current.

**Ripple Rejection:** The ratio of the peak-to-peak input ripple voltage to the peak-to-peak output ripple voltage.

**Current Limit:** Peak current that can be delivered to the output.

#### **DETAILED OPERATING DESCRIPTION**

The NCV8508 is a precision micropower voltage regulator with very low quiescent current (100 µA typical at 250 mA load). A typical dropout voltage is 450 mV at 150 mA. Microprocessor control logic includes Watchdog, Wakeup and RESET. This unique combination of extremely low quiescent current and full microprocessor control makes the NCV8508 ideal for use in battery operated, microprocessor controlled equipment in addition to being a good fit in the automotive environment.

The NCV8508 Wakeup function brings the microprocessor out of Sleep mode. The microprocessor in turn signals its Wakeup status back to the NCV8508 by issuing a Watchdog signal.

The Watchdog logic function monitors an input signal (WDI) from the microprocessor. The NCV8508 responds to the falling edge of the Watchdog signal which it expects at least once during each Wakeup period. When the correct Watchdog signal is received, a falling edge is issued on the Wakeup signal line.

 $\overline{RESET}$  is independent of  $V_{IN}$  and operates correctly to an output voltage as low as 1.0 V. A signal is issued in any of three situations. During power up, the  $\overline{RESET}$  is held low until the output voltage is in regulation. During operation, if the output voltage shifts below the regulation limits, the  $\overline{RESET}$  toggles low and remains low until proper output voltage regulation is restored. Finally, a  $\overline{RESET}$  signal is issued if the regulator does not receive a Watchdog signal within the Wakeup period.

The  $\overline{RESET}$  pulse width, Wakeup signal frequency, and Wakeup delay time are all set by one external resistor,  $R_{\mathrm{Delay}}$ .

The Delay pin is a buffered bandgap voltage (1.25 V). It can be used as a reference for an external tracking regulator as shown in Figure 16.

The regulator is protected against short circuit and thermal runaway conditions. The device runs through 45 volt transients, making it suitable for use in automotive environments.



Figure 16. Application Circuit

#### CIRCUIT DESCRIPTION

#### **Functional Description**

To reduce the drain on the battery, a system can go into a low current consumption mode whenever it is not performing a main routine. The Wakeup signal is generated continuously and is used to interrupt a microcontroller that is in sleep mode. The nominal output is a 5.0 volt square wave (voltage generated from VOUT) with a duty cycle of 50% at a frequency that is determined by a timing resistor, R<sub>Delay</sub>.

When the microprocessor receives a rising edge from the Wakeup output, it must issue a Watchdog pulse and check its inputs to decide if it should resume normal operations or remain in the sleep mode.

The first falling edge of the Watchdog signal causes the Wakeup to go low within 2.0 µs (typ) and remain low until the next Wakeup cycle (see Figure 17). Other Watchdog pulses received within the same cycle are ignored (Figure 3).

During power up, RESET is held low until the output voltage is in regulation. During operation, if the output voltage shifts below the regulation limits, the RESET toggles low and remains low until proper output voltage regulation is restored. After the RESET delay, RESET returns high.

The Watchdog circuitry continuously monitors the input Watchdog signal (WDI) from the microprocessor. The absence of a falling edge on the Watchdog input during one Wakeup cycle will cause a RESET pulse to occur at the end of the Wakeup cycle. (see Figure 4).

The Wakeup output is pulled low during a RESET regardless of the cause of the  $\overline{RESET}$ . After the  $\overline{RESET}$ returns high, the Wakeup cycle begins again (see Figure 4).

The RESET Delay Time, Wakeup signal frequency and RESET high to Wakeup delay time are all set by one external resistor R<sub>Delay</sub>.

Wakeup Period =  $(4.17 \times 10^{-7})R_{Delay}$  $\overline{\text{RESET}}$  Delay Time =  $(5.21 \times 10^{-8}) R_{\text{Delay}}$ 

RESET HIGH to Wakeup Delay Time =  $(2.08 \times 10^{-7})R_{Delay}$ 

Resistor temperature coefficient and tolerance as well as the tolerance of the NCV8508 must be taken into account in order to get the correct system tolerance for each parameter.



Figure 17. Wakeup Response to WDI



Figure 18. Wakeup Response to RESET (Low Voltage)

#### **THERMAL DATA**

#### Recommend Thermal Data for SOIC-16 Package

| Parameter                                            | Test Conditions        | Units                 |      |
|------------------------------------------------------|------------------------|-----------------------|------|
|                                                      | min-pad board (Note 6) | 1"-pad board (Note 7) |      |
| Junction-to-Lead (psi-JL, $\Psi_{JL}$ )              | 20                     | 15                    | °C/W |
| Junction–to–Ambient ( $R_{\theta JA}, \theta_{JA}$ ) | 100                    | 83                    | °C/W |

- 6. 1 oz. copper, 94 mm² copper area, 0.062" thick FR4.
  7. 1 oz. copper, 767 mm² copper area, 0.062" thick FR4.



Figure 19. Min Pad PCB Layout



Figure 20. Min Pad PCB Layout



Figure 21. Internal Construction of the Package (notice pins 4, 5 and 12, 13 are connected to flag)

Table 1. SOIC 16-Lead Thermal RC Network Models

|   | 96 mm²        | 767 mm <sup>2</sup> |       | 96 mm <sup>2</sup> | 767 mm <sup>2</sup> | Cu Area |
|---|---------------|---------------------|-------|--------------------|---------------------|---------|
|   | Cauer network |                     |       | Foster network     |                     |         |
|   | C's           | C's                 | Units | Tau                | Tau                 | units   |
| 1 | 1.84E-06      | 1.84E-06            | W-s/C | 2.99E-07           | 2.99E-07            | sec     |
| 2 | 8.69E-06      | 8.69E-06            | W-s/C | 4.40E-06           | 4.40E-06            | sec     |
| 3 | 2.61E-05      | 2.61E-05            | W-s/C | 4.62E-05           | 4.62E-05            | sec     |
| 4 | 8.98E-05      | 8.98E-05            | W-s/C | 5.08E-04           | 5.08E-04            | sec     |
| 5 | 2.30E-03      | 2.30E-03            | W-s/C | 8.93E-03           | 8.95E-03            | sec     |
| 6 | 2.99E-02      | 3.07E-02            | W-s/C | 2.04E-01           | 2.19E-01            | sec     |
| 7 | 1.79E-01      | 1.90E-01            | W-s/C | 3.26E+00           | 2.75E+00            | sec     |
| 8 | 7.79E-01      | 9.94E-01            | W-s/C | 3.21E+01           | 2.19E+01            | sec     |
| 9 | 5.34E+00      | 3.98E+00            | W-s/C | 1.24E+02           | 1.20E+02            | sec     |
|   |               |                     |       |                    |                     |         |
|   | R's           | R's                 |       | R's                | R's                 |         |
| 1 | 0.199         | 0.199               | C/W   | 0.123              | 0.123               | C/W     |
| 2 | 0.598         | 0.598               | C/W   | 0.349              | 0.349               | C/W     |
| 3 | 1.795         | 1.795               | C/W   | 1.057              | 1.057               | C/W     |
| 4 | 4.085         | 4.085               | C/W   | 4.61               | 4.61                | C/W     |
| 5 | 3.977         | 3.977               | C/W   | 3.87               | 3.89                | C/W     |
| 6 | 7.509         | 7.833               | C/W   | 5.77               | 5.99                | C/W     |
| 7 | 19.886        | 15.247              | C/W   | 13.17              | 11.38               | C/W     |
| 8 | 40.307        | 24.781              | C/W   | 28.85              | 15.52               | C/W     |
| 9 | 18.193        | 21.446              | C/W   | 38.75              | 37.05               | C/W     |

NOTE: Bold face items in the Cauer network above, represent the package without the external thermal system. The Bold face items in the Foster network are computed by the square root of time constant R(t) = 225 \* sqrt(time(sec)). The constant is derived based on the active area of the device with silicon and epoxy at the interface of the heat generation.

The Cauer networks generally have physical significance and may be divided between nodes to separate thermal behavior due to one portion of the network from another. The Foster networks, though when sorted by time constant (as above) bear a rough correlation with the Cauer networks, are really only convenient mathematical models. Cauer networks can be easily implemented using circuit simulating tools, whereas Foster networks may be more easily implemented using mathematical tools (for instance, in a spreadsheet program), according to the following formula:

$$R(t) = \sum_{i=1}^{n} R_i \left(1 - e^{-t/tau_i}\right)$$

#### θJA vs Copper Spreader Area



Figure 22. SOIC 16-Lead  $\theta$ JA as a Function of the Pad Copper Area Including Traces, Board Material

Figure 23. 16 Lead SOW (4 Leads Fused),  $\theta$ JA as a Function of the Pad Copper Area (2 oz. Cu Thickness), Board Material = 0.0625" G-10/R-4



Figure 24. SOIC 16-Lead Single Pulse Heating Curve



Figure 25. SOIC 16-Lead Thermal Duty Cycle Curves on 1" Spreader Test Board



Figure 26. Grounded Capacitor Thermal Network ("Cauer" Ladder)



Figure 27. Non-Grounded Capacitor Thermal Ladder ("Foster" Ladder)

#### Recommend Thermal Data for D<sup>2</sup>PAK-7 Package

| Parameter                                            | Test Conditions        | Units                 |      |
|------------------------------------------------------|------------------------|-----------------------|------|
|                                                      | min-pad board (Note 8) | 1"-pad board (Note 9) |      |
| Junction-to-Lead (psi-JL, Ψ <sub>JL</sub> )          | 6.0                    | 6.0                   | °C/W |
| Junction-to-Ambient ( $R_{\theta JA}, \theta_{JA}$ ) | 78                     | 44                    | °C/W |

- 8. 1 oz. copper, 118 mm² copper area, 0.062" thick FR4.
  9. 1 oz. copper, 626 mm² copper area, 0.062" thick FR4.



Figure 28. PCB Layout and Package Construction for Simulation

Table 2. D<sup>2</sup>PAK 7-Lead Thermal RC Network Models

|    | 118 mm <sup>2</sup> | 626 mm <sup>2</sup> |       | 118 mm <sup>2</sup> | 626 mm <sup>2</sup> | Cu Area |
|----|---------------------|---------------------|-------|---------------------|---------------------|---------|
|    | Cauer               | Network             |       | Foster              | Network             |         |
|    | C's                 | C's                 | Units | Tau                 | Tau                 | units   |
| 1  | 1.45E-06            | 1.45E-06            | W-s/C | 1.00E-07            | 1.00E-07            | sec     |
| 2  | 5.55E-06            | 5.58E-06            | W-s/C | 1.00E-06            | 1.00E-06            | sec     |
| 3  | 1.57E-05            | 1.59E-05            | W-s/C | 1.00E-05            | 1.00E-05            | sec     |
| 4  | 5.11E-05            | 5.22E-05            | W-s/C | 0.000               | 0.000               | sec     |
| 5  | 3.48E-04            | 5.94E-04            | W-s/C | 0.001               | 0.002               | sec     |
| 6  | 1.07E-02            | 6.62E-02            | W-s/C | 0.006               | 0.029               | sec     |
| 7  | 2.65E-02            | 1.55E-01            | W-s/C | 0.020               | 0.080               | sec     |
| 8  | 0.524               | 0.413               | W-s/C | 1.43                | 2.63                | sec     |
| 9  | 0.490               | 2.441               | W-s/C | 6.52                | 3.6                 | sec     |
| 10 | 0.843               | 0.410               | W-s/C | 104.512             | 95.974              | sec     |
|    |                     |                     |       |                     |                     |         |
|    | R's                 | R's                 |       | R's                 | R's                 |         |
| 1  | 0.089               | 0.089               | C/W   | 5.25E-02            | 5.25E-02            | C/W     |
| 2  | 0.210               | 0.208               | C/W   | 1.14E-01            | 1.14E-01            | C/W     |
| 3  | 0.637               | 0.624               | C/W   | 3.59E-01            | 3.59E-01            | C/W     |
| 4  | 1.899               | 2.107               | C/W   | 1.5                 | 1.9                 | C/W     |
| 5  | 1.883               | 2.454               | C/W   | 2.6                 | 3.0                 | C/W     |
| 6  | 1.398               | 0.952               | C/W   | 0.1                 | 0.1                 | C/W     |
| 7  | 0.315               | 0.360               | C/W   | 1.7                 | 0.9                 | C/W     |
| 8  | 14.348              | 7.042               | C/W   | 0.1                 | 0.1                 | C/W     |
| 9  | 5.621               | 20.823              | C/W   | 7.2                 | 4.6                 | C/W     |
| 10 | 51.986              | 9.649               | C/W   | 64.8                | 33.3                | C/W     |

NOTE: Bold face items in the Cauer network above, represent the package without the external thermal system. The Bold face items in the Foster network are computed by the square root of time constant R(t) = 166 \* sqrt(time(sec)). The constant is derived based on the active area of the device with silicon and epoxy at the interface of the heat generation.

The Cauer networks generally have physical significance and may be divided between nodes to separate thermal behavior due to one portion of the network from another. The Foster networks, though when sorted by time constant (as above) bear a rough correlation with the Cauer networks, are really only convenient mathematical models. Cauer networks can be easily implemented using circuit simulating tools, whereas Foster networks may be more easily implemented using mathematical tools (for instance, in a spreadsheet program), according to the following formula:

$$R(t) = \sum_{i=1}^{n} R_i \left(1 - e^{-t/tau_i}\right)$$

#### $\theta$ JA vs Copper Spreader Area



Figure 29. D2PAK 7–lead  $\theta$ JA as a Function of the Pad Copper Area Including Traces, Board Material



Figure 30. D<sup>2</sup>PAK 7-Lead Single Pulse Heating Curve



Figure 31. D<sup>2</sup>PAK 7-Lead Thermal Duty Cycle Curves on 1" Spreader Test Board



Figure 32. Grounded Capacitor Thermal Network ("Cauer" Ladder)



Figure 33. Non-Grounded Capacitor Thermal Ladder ("Foster" Ladder)

#### Recommend Thermal Data for SOIC-8 EP Package

| Parameter                                            | Test Conditions         | Units                  |      |
|------------------------------------------------------|-------------------------|------------------------|------|
| Pad is soldered to PCB copper                        | min-pad board (Note 10) | 1"-pad board (Note 11) |      |
| Junction-to-Lead (psi-JL, Ψ <sub>JL</sub> )          | 64                      | 54                     | °C/W |
| Junction-to-Lead (psi-JPad, $\Psi_{Jp}$ )            | 14                      | 11                     | °C/W |
| Junction-to-Ambient ( $R_{\theta JA}, \theta_{JA}$ ) | 122                     | 84                     | °C/W |

<sup>10.1</sup> oz. copper, 54 mm<sup>2</sup> copper area, 0.062" thick FR4. 11.1 oz. copper, 717 mm<sup>2</sup> copper area, 0.062" thick FR4.



Figure 34. Internal Construction of the Package and PCB Layout for Multiple Pad Area

Table 3. SOIC 8-Lead EP Thermal RC Network Models

|    | 54 mm <sup>2</sup> | 717 mm <sup>2</sup> |       | 54 mm <sup>2</sup> | 717 mm <sup>2</sup> | Cu Area |
|----|--------------------|---------------------|-------|--------------------|---------------------|---------|
|    | Cauer N            | letwork             |       | Foster             | Network             |         |
|    | C's                | C's                 | Units | Tau                | Tau                 | units   |
| 1  | 2.28E-06           | 2.28E-06            | W-s/C | 2.99E-07           | 2.99E-07            | sec     |
| 2  | 1.08E-05           | 1.08E-05            | W-s/C | 4.40E-06           | 4.40E-06            | sec     |
| 3  | 3.24E-05           | 3.24E-05            | W-s/C | 4.36E-05           | 4.36E-05            | sec     |
| 4  | 9.71E-05           | 9.71E-05            | W-s/C | 3.59E-04           | 3.74E-04            | sec     |
| 5  | 6.28E-04           | 7.55E-04            | W-s/C | 3.17E-03           | 4.59E-03            | sec     |
| 6  | 7.13E-03           | 1.49E-02            | W-s/C | 0.030              | 0.162               | sec     |
| 7  | 1.54E-02           | 9.28E-02            | W-s/C | 0.341              | 0.473               | sec     |
| 8  | 6.16E-02           | 1.72E-01            | W-s/C | 2.909              | 1.653               | sec     |
| 9  | 1.94E-01           | 3.83E-01            | W-s/C | 16.126             | 8.488               | sec     |
| 10 | 1.52E+00           | 2.41E+00            | W-s/C | 54.334             | 71.562              | sec     |
|    |                    |                     |       |                    |                     |         |
|    | R's                | R's                 |       | R's                | R's                 |         |
| 1  | 0.161              | 0.161               | C/W   | 0.11               | 0.11                | C/W     |
| 2  | 0.482              | 0.482               | C/W   | 0.26               | 0.26                | C/W     |
| 3  | 1.445              | 1.445               | C/W   | 0.73               | 0.73                | C/W     |
| 4  | 3.00               | 3.00                | C/W   | 2.60               | 2.83                | C/W     |
| 5  | 4.47               | 5.34                | C/W   | 4.80               | 5.82                | C/W     |
| 6  | 5.92               | 12.21               | C/W   | 2.98               | 8.95                | C/W     |
| 7  | 20.11              | 16.03               | C/W   | 12.20              | 0.61                | C/W     |
| 8  | 51.85              | 4.89                | C/W   | 26.10              | 12.91               | C/W     |
| 9  | 68.87              | 15.34               | C/W   | 62.22              | 16.96               | C/W     |
| 10 | 27.52              | 22.36               | C/W   | 71.83              | 32.09               | C/W     |

NOTE: Bold face items in the Cauer network above, represent the package without the external thermal system. The Bold face items in the Foster network are computed by the square root of time constant R(t) = 225 \* sqrt(time(sec)). The constant is derived based on the active area of the device with silicon and epoxy at the interface of the heat generation.

The Cauer networks generally have physical significance and may be divided between nodes to separate thermal behavior due to one portion of the network from another. The Foster networks, though when sorted by time constant (as above) bear a rough correlation with the Cauer networks, are really only convenient mathematical models. Cauer networks can be easily implemented using circuit simulating tools, whereas Foster networks may be more easily implemented using mathematical tools (for instance, in a spreadsheet program), according to the following formula:

$$R(t) = \sum_{i=1}^{n} R_{i} \left( 1 - e^{-t/tau_{i}} \right)$$

#### $\theta$ JA vs Copper Spreader Area



Figure 35. SOIC 8-Lead EP  $\theta$ JA as a Function of the Pad Copper Area Including Traces, Board Material



Figure 36. SOIC 8-Lead EP Single Pulse Heating Curve



Figure 37. SOIC 8-Lead Thermal Duty Cycle Curves on 1" Spreader Test Board



Figure 38. Grounded Capacitor Thermal Network ("Cauer" Ladder)



Figure 39. Non-Grounded Capacitor Thermal Ladder ("Foster" Ladder)

#### **APPLICATION NOTES**

### Calculating Power Dissipation in a Single Output Linear Regulator

The maximum power dissipation for a single output regulator (Figure 40) is:

$$PD(max) = [VIN(max) - VOUT(min)]IOUT(max) + VIN(max)IQ$$
 (1)

where:

V<sub>IN(max)</sub> is the maximum input voltage,

V<sub>OUT(min)</sub> is the minimum output voltage,

 $I_{OUT(max)}$  is the maximum output current for the application, and

 $I_Q$  is the quiescent current the regulator consumes at  $I_{OUT(max)}. \label{eq:lower}$ 



Figure 40. Single Output Regulator with Key Performance Parameters Labeled

Once the value of  $P_{D(max)}$  is known, the maximum permissible value of  $R_{\theta JA}$  can be calculated:

$$R_{\theta JA} = \frac{150^{\circ} C - T_A}{P_D}$$
 (2)

The value of  $R_{\theta JA}$  can then be compared with those in the package section of the data sheet. Those packages with  $R_{\theta JA}$ s less than the calculated value in Equation 2 will keep the die temperature below 150°C.

In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heatsink will be required.

#### Heatsinks

A heatsink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air.

Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of  $R_{\theta JA}$ :

$$R_{\theta}JA = R_{\theta}JC + R_{\theta}CS + R_{\theta}SA \tag{3}$$

where:

 $R_{\theta JC}$  = the junction-to-case thermal resistance,

 $R_{\theta CS}$  = the case-to-heatsink thermal resistance, and

 $R_{\theta SA}$  = the heatsink-to-ambient thermal resistance.

 $R_{\theta JC}$  appears in the package section of the data sheet. Like  $R_{\theta JA}$ , it too is a function of package type.  $R_{\theta CS}$  and  $R_{\theta SA}$  are functions of the package type, heatsink and the interface between them. These values appear in data sheets of heatsink manufacturers.

#### **ORDERING INFORMATION**

| Device          | Output Voltage | Package                           | Shipping†          |
|-----------------|----------------|-----------------------------------|--------------------|
| NCV8508DW50G    | 5.0 V          | SO-16L<br>(Pb-Free)               | 47 Units / Rail    |
| NCV8508DW50R2G  | 5.0 V          | SO-16L<br>(Pb-Free)               | 1000 / Tape & Reel |
| NCV8508D2T50G   | 5.0 V          | D <sup>2</sup> PAK-7<br>(Pb-Free) | 50 Units / Rail    |
| NCV8508D2T50R4G | 5.0 V          | D <sup>2</sup> PAK-7<br>(Pb-Free) | 750 / Tape & Reel  |
| NCV8508PD50G    | 5.0 V          | SO-8 EP<br>(Pb-Free)              | 98 Units / Rail    |
| NCV8508PD50R2G  | 5.0 V          | SO-8 EP<br>(Pb-Free)              | 2500 / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





NOTE 6

8

Е

NOTE 6 B

0.20 C D

NOTE 8

NOTES 4&5

Н

e

TOP VIEW

SIDE VIEW

**BOTTOM VIEW** 

△ 0.10 C D

NOTES 4&5 0.10 C D

8X b NOTES 3&7 **♦** 0.25**№** C A-B D

0.10 C

SEATING

PLANE

SOIC-8 EP CASE 751AC **ISSUE E** 

**DATE 05 OCT 2022** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
  3. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.004 IN EXCESS OF MAXIMUM MATERIAL CONDITION.
- 4. DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 PER SIDE. DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.010 mm PER SIDE.
- THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM.
  DIMENSIONS D AND E1 ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY AT DATUM H.
- 6. DATUMS A AND B ARE TO BE DETERMINED AT DATUM H.
- 7. DIMENSIONS b AND c APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 TO 0.25 FROM THE LEAD TIP.
- 8. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.



|     | MILLIMETERS    |          |      |  |  |
|-----|----------------|----------|------|--|--|
| DIM | MIN.           | NOM      | MAX. |  |  |
| Α   | 1.35           | 1.55     | 1.75 |  |  |
| A1  |                | 0.05     | 0.10 |  |  |
| A2  | 1.35           | 1.50     | 1.65 |  |  |
| b   | 0.31           | 0.41     | 0.51 |  |  |
| С   | 0.17           | 0.21     | 0.23 |  |  |
| D   | 4.90 BSC       |          |      |  |  |
| E   | 6.00 BSC       |          |      |  |  |
| E1  | 3.90 BSC       |          |      |  |  |
| е   |                | 1.27 BSC |      |  |  |
| F   | 2.24           | 2.72     | 3.20 |  |  |
| F1  |                | 0.20 REF |      |  |  |
| G   | 1.55           | 2.03     | 2.51 |  |  |
| G1  |                | 0.46 REF |      |  |  |
| h   | 0.25           | 0.38     | 0.50 |  |  |
| L   | 0.40 0.84 1.27 |          |      |  |  |
| L1  | 1.04 REF       |          |      |  |  |
| L2  | 0.25 REF       |          |      |  |  |
| Ø   | 0°             | 4°       | 8°   |  |  |
|     |                |          |      |  |  |

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D."

RECOMMENDED MOUNTING FOOTPRINT\*

8X 0 760

#### **GENERIC MARKING DIAGRAM\***



XXXXXX = Specific Device Code = Assembly Location

= Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present and may be in either location. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON14029D | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-8 EP   |                                                                                                                                                                                | PAGE 1 OF 1 |  |  |

onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





SCALE 1:1

**♦** 0.25**₩** B**₩** 

PIN 1 --INDICATOR

SOIC-16 WB CASE 751G ISSUE E

**DATE 08 OCT 2021** 

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: MILLIMETERS
- DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.
- MAXIMUM MOLD PROTRUSION OR FLASH TO BE 0.15 PER SIDE.







DETAIL A



DETAIL A

END VIEW

#### **GENERIC MARKING DIAGRAM\***

SIDE VIEW

TOP VIEW

RRRR

-16X R

**♦** 0.25**@**|T|AS|BS|



XXXXX = Specific Device Code = Assembly Location

WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98ASB42567B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-16 WB  |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





| *For additional information on our Pb-Free strategy and soldering |
|-------------------------------------------------------------------|
| details, please download the onsemi Soldering and Mounting        |
| Techniques Reference Manual, SOLDERRM/D.                          |

device data sheet for actual part marking. Pb–Free indicator, "G" or microdot " •", may or may not be present.

| DOCUMENT NUMBER: | 98AON14119D                       | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | D <sup>2</sup> PAK-7 (SHORT LEAD) |                                                                                                                                                                                     | PAGE 1 OF 1 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales