#### **CS8361**

# <u>LDO Linear Voltage</u> <u>Regulator</u> - Dual Micropower, Tracking, Reset, Enable

### 250 mA, 100 mA, 5.0 V

The CS8361 is a precision Micropower dual voltage regulator with ENABLE and RESET.

The 5.0 V standby output is accurate within  $\pm 2\%$  while supplying loads of 100 mA and has a typical dropout voltage of 400 mV. Quiescent current is low, typically 140  $\mu$ A with a 300  $\mu$ A load. The active  $\overline{RESET}$  output monitors the 5.0 V standby output and is low during power–up and regulator dropout conditions. The  $\overline{RESET}$  circuit includes hysteresis and is guaranteed to operate correctly with 1.0 V on the standby output.

The second output tracks the 5.0~V standby output through an external adjust lead, and can supply loads of 250~mA with a typical dropout voltage of 400~mV. The logic level  $\overline{ENABLE}$  lead is used to control this tracking regulator output.

Both outputs are protected against overvoltage, short circuit, reverse battery and overtemperature conditions. The robustness and low quiescent current of the CS8361 makes it not only well suited for automotive microprocessor applications, but for any battery powered microprocessor applications.

#### **Features**

- 2 Regulated Outputs
  - Standby Output 5.0 V  $\pm$  2%; 100 mA
  - Tracking Output 5.0 V; 250 mA
- Low Dropout Voltage (0.4 V at Rated Current)
- RESET Option
- ENABLE Option
- Low Quiescent Current
- Protection Features
  - Independent Thermal Shutdown
  - Short Circuit
  - 60 V Load Dump
  - Reverse Battery
- Internally Fused Leads in SO-16L Package
- These are Pb-Free Devices



#### ON Semiconductor®

http://onsemi.com



SO-16L DW SUFFIX CASE 751G



D<sup>2</sup>PAK-7 DPS SUFFIX CASE 936AB

## PIN CONNECTIONS AND MARKING DIAGRAM





Pin 1. V<sub>STBY</sub>

2. V<sub>IN</sub> 3. V<sub>TRK</sub>

4. GND

5. Adj 6. ENABLE 7. RESET

D<sup>2</sup>PAK-7

CS8361 = Device Code

A = Assembly Location

WL = Wafer Lot
YY = Year
WW = Work Week
G = Pb-Free Package

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



Figure 1. Block Diagram. Consult Your Local Sales Representative for Positive ENABLE Option

#### **MAXIMUM RATINGS\***

|                                               | Value                                                                            | Unit                 |          |
|-----------------------------------------------|----------------------------------------------------------------------------------|----------------------|----------|
| Supply Voltage, V <sub>IN</sub>               |                                                                                  | -16 to 26            | V        |
| Positive Transient Input Voltage, tr > 1.0 ms | 60                                                                               | V                    |          |
| Negative Transient Input Voltage, T < 100 m   | ns, 1.0 % Duty Cycle                                                             | -50                  | V        |
| Input Voltage Range (ENABLE, RESET)           |                                                                                  | -0.3 to 10           | V        |
| Tracking Regulator (V <sub>TRK</sub> , Adj)   | king Regulator (V <sub>TRK</sub> , Adj)                                          |                      | V        |
| Standby Regulator (V <sub>STBY</sub> )        |                                                                                  | 10                   | ٧        |
| Junction Temperature                          |                                                                                  | -40 to +150          | °C       |
| Storage Temperature Range                     |                                                                                  | -55 to +150          | °C       |
| ESD Susceptibility (Human Body Model)         |                                                                                  | 2.0                  | kV       |
| Lead Temperature Soldering                    | Wave Solder (through hole styles only) Note 1<br>Reflow (SMD styles only) Note 2 | 260 peak<br>230 peak | °C<br>°C |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

<sup>1. 10</sup> seconds max.

<sup>2. 60</sup> seconds max above  $183^{\circ}C$ 

<sup>\*</sup>The maximum package power dissipation must be observed.

#### **CS8361**

**ELECTRICAL CHARACTERISTICS** (6.0 V  $\leq$  V<sub>IN</sub>  $\leq$  26 V, I<sub>OUT1</sub> = I<sub>OUT2</sub> = 100  $\mu$ A,  $-40^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  +125 $^{\circ}$ C,  $-40^{\circ}$ C  $\leq$  T<sub>J</sub>  $\leq$  +150 $^{\circ}$ C; unless otherwise stated.)

| Characteristic                                                         | Test Conditions                                                                                                                                                  | Min        | Тур        | Max                      | Unit     |
|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|--------------------------|----------|
| Tracking Output (V <sub>TRK</sub> )                                    |                                                                                                                                                                  |            | •          |                          |          |
| V <sub>TRK</sub> Tracking Error (V <sub>STBY</sub> – V <sub>TRK)</sub> | 6.0 V $\leq$ V <sub>IN</sub> $\leq$ 26 V, 100 $\mu$ A $\leq$ I <sub>TRK</sub> $\leq$ 250 mA. Note 3                                                              | -25        | _          | +25                      | mV       |
| Adjust Pin Current, I <sub>Adj</sub>                                   | Loop in Regulation                                                                                                                                               | -          | 1.5        | 5.0                      | μΑ       |
| Line Regulation                                                        | 6.0 V ≤ V <sub>IN</sub> ≤ 26 V. Note 3                                                                                                                           | -          | 5.0        | 50                       | mV       |
| Load Regulation                                                        | 100 μA ≤ I <sub>TRK</sub> ≤ 250 mA. Note 3                                                                                                                       | _          | 5.0        | 50                       | mV       |
| Dropout Voltage (V <sub>IN</sub> – V <sub>TRK</sub> )                  | I <sub>TRK</sub> = 100 μA.<br>I <sub>TRK</sub> = 250 mA                                                                                                          | -<br>-     | 100<br>400 | 150<br>700               | mV<br>mV |
| Current Limit                                                          | V <sub>IN</sub> = 12 V, V <sub>TRK</sub> = 4.5 V                                                                                                                 | 275        | 500        | -                        | mA       |
| Quiescent Current                                                      | $V_{IN}$ = 12 V, $I_{TRK}$ = 250 mA, No Load on $V_{STBY}$                                                                                                       | -          | 25         | 50                       | mA       |
| Reverse Current                                                        | V <sub>TRK</sub> = 5.0 V, V <sub>IN</sub> = 0 V                                                                                                                  | _          | 200        | 1500                     | μΑ       |
| Ripple Rejection                                                       | $f = 120 \text{ Hz}, I_{TRK} = 250 \text{ mA}, 7.0 \text{ V} \le V_{IN} \le 17 \text{ V}$                                                                        | 60         | 70         | -                        | dB       |
| Standby Output (V <sub>STBY</sub> )                                    |                                                                                                                                                                  |            |            |                          |          |
| Output Voltage, V <sub>STBY</sub>                                      | $6.0~V \leq V_{IN} \leq 26~V,~100~\mu A \leq I_{STBY} \leq 100~mA.$                                                                                              | 4.9        | 5.0        | 5.1                      | V        |
| Line Regulation                                                        | $6.0 \text{ V} \le \text{V}_{\text{IN}} \le 26 \text{ V}.$                                                                                                       | -          | 5.0        | 50                       | mV       |
| Load Regulation                                                        | $100 \mu A \le I_{STBY} \le 100 \text{ mA}.$                                                                                                                     | -          | 5.0        | 50                       | mV       |
| Dropout Voltage (V <sub>IN</sub> – V <sub>STBY</sub> )                 | I <sub>STBY</sub> = 100 μA.<br>I <sub>STBY</sub> = 100 mA                                                                                                        | -<br>-     | 100<br>400 | 150<br>600               | mV<br>mV |
| Current Limit                                                          | V <sub>IN</sub> = 12 V, V <sub>STBY</sub> = 4.5 V                                                                                                                | 125        | 200        | -                        | mA       |
| Short Circuit Current                                                  | V <sub>IN</sub> = 12 V, V <sub>STBY</sub> = 0 V                                                                                                                  | 10         | 100        | _                        | mA       |
| Quiescent Current                                                      | $V_{IN} = 12 \text{ V}, \ I_{STBY} = 100 \text{ mA}, \ I_{TRK} = 0 \text{ mA}$ $V_{IN} = 12 \text{ V}, \ I_{STBY} = 300 \ \mu\text{A}, \ I_{TRK} = 0 \text{ mA}$ | -          | 10<br>140  | 20<br>200                | mA<br>μA |
| Reverse Current                                                        | V <sub>STBY</sub> = 5.0 V, V <sub>IN</sub> = 0 V                                                                                                                 | -          | 100        | 200                      | μΑ       |
| Ripple Rejection                                                       | $f = 120 \text{ Hz}, I_{STBY} = 100 \text{ mA}, 7.0 \text{ V} \le V_{IN} \le 17 \text{ V}$                                                                       | 60         | 70         | -                        | dB       |
| RESET ENABLE Functions                                                 |                                                                                                                                                                  |            |            |                          |          |
| ENABLE Input Threshold                                                 | -                                                                                                                                                                | 0.8        | 1.2        | 2.0                      | V        |
| ENABLE Input Bias Current                                              | V <sub>ENABLE</sub> = 0 V to 10 V                                                                                                                                | -10        | 0          | 10                       | μΑ       |
| RESET Threshold High (V <sub>RH</sub> )                                | V <sub>STBY</sub> Increasing                                                                                                                                     | 4.59       | 4.87       | V <sub>STBY</sub> - 0.02 | V        |
| RESET Hysteresis                                                       | -                                                                                                                                                                | 60         | 120        | 180                      | mV       |
| RESET Threshold Low (V <sub>RL</sub> )                                 | V <sub>STBY</sub> Decreasing                                                                                                                                     | 4.53       | 4.75       | V <sub>STBY</sub> - 0.08 | V        |
| RESET Leakage                                                          | -                                                                                                                                                                | -          | -          | 25                       | μΑ       |
| Output Voltage, Low (V <sub>RLO</sub> )                                | $1.0 \text{ V} \le \text{V}_{\text{STBY}} \le \text{V}_{\text{RL}}, \text{ R}_{\text{RST}} = 10 \text{ k}\Omega$                                                 | -          | 0.1        | 0.4                      | V        |
| Output Voltage, Low (V <sub>RPEAK</sub> )                              | V <sub>STBY</sub> , Power Up, Power Down                                                                                                                         | -          | 0.6        | 1.0                      | V        |
| Protection Circuitry (Both Outputs)                                    |                                                                                                                                                                  |            |            |                          |          |
| Independent Thermal Shutdown                                           | V <sub>STBY</sub><br>V <sub>TRK</sub>                                                                                                                            | 150<br>150 | 180<br>165 | -                        | °C<br>°C |
| Overvoltage Shutdown                                                   | -                                                                                                                                                                | 30         | 34         | 38                       | V        |

<sup>3.</sup> V<sub>TRK</sub> connected to Adj lead. V<sub>TRK</sub> can be set to higher values by using an external resistor divider.

#### PACKAGE PIN DESCRIPTION

| PACKAG                    | GE PIN #                |                   |                                                                                                                                         |
|---------------------------|-------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| D <sup>2</sup> PAK, 7 Pin | SO-16L                  | PIN SYMBOL        | FUNCTION                                                                                                                                |
| 1                         | 16                      | V <sub>STBY</sub> | Standby output voltage delivering 100 mA.                                                                                               |
| 2                         | 1                       | V <sub>IN</sub>   | Input voltage.                                                                                                                          |
| 3                         | 3                       | V <sub>TRK</sub>  | Tracking output voltage controlled by ENABLE delivering 250 mA.                                                                         |
| 4                         | 4, 5, 12, 13            | GND               | Reference ground connection.                                                                                                            |
| 5                         | 6                       | Adj               | Resistor divider from $V_{TRK}$ to Adj. Sets the output voltage on $V_{TRK}$ . If tied to $V_{TRK}$ , $V_{TRK}$ will track $V_{STBY}$ . |
| 6                         | 8                       | ENABLE            | Provides on/off control of the tracking output, active LOW.                                                                             |
| 7                         | 9                       | RESET             | CMOS compatible output lead that goes low whenever $V_{\mbox{\scriptsize STBY}}$ falls out of regulation.                               |
|                           | 2, 7, 10, 11,<br>14, 15 | NC                | No connection.                                                                                                                          |

#### **CIRCUIT DESCRIPTION**

#### **ENABLE** Function

The  $\overline{ENABLE}$  function switches the output transistor for  $V_{TRK}$  on and off. When the  $\overline{ENABLE}$  lead voltage exceeds 1.4 V (Typ),  $V_{TRK}$  turns off. This input has several hundred millivolts of hysteresis to prevent spurious output activity during power–up or power–down.

#### **RESET** Function

The  $\overline{\text{RESET}}$  is an open collector NPN transistor, controlled by a low voltage detection circuit sensing the  $V_{\text{STBY}}$  (5.0 V) output voltage. This circuit guarantees the  $\overline{\text{RESET}}$  output stays below 1.0 V (0.1 V Typ) when  $V_{\text{STBY}}$  is as low as 1.0 V to ensure reliable operation of microprocessor–based systems.

#### **V<sub>TRK</sub>** Output Voltage

This output uses the same type of output device as  $V_{STBY}$ , but is rated for 250 mA. The output is configured as a tracking regulator of the standby output. By using the standby output as a voltage reference, giving the user an external programming lead (Adj lead), output voltages from 5.0 V to 20 V are easily realized. The programming is done with a simple resistor divider (Figure 2), and following the formula:

$$V_{TRK} = V_{STBY} \times (1 + R1/R2) + I_{Adj} \times R1$$

If another 5.0 V output is needed, simply connect the Adj lead to the  $V_{TRK}$  output lead.



 $V_{TRK} \sim V_{STBY}(1 + R1/R2)$ 

For  $V_{TRK} \sim 8.0$  V, R1/R2  $\sim 0.6$ 

Figure 2. Test and Application Circuit, 5.0 V, 8.0 V Regulator

<sup>\*</sup>C1 is required if regulator is located far from power supply filter.

<sup>\*\*</sup>C2 and C3 are required for stability.



\*C1 is required if regulator is located far from power supply filter.

Figure 3. Test and Application Circuit, Dual 5.0 V Regulator

#### **APPLICATION NOTES**

#### **External Capacitors**

Output capacitors for the CS8361 are required for stability. Without them, the regulator outputs will oscillate. Actual size and type may vary depending upon the application load and temperature range. Capacitor effective series resistance (ESR) is also a factor in the IC stability. Worst–case is determined at the minimum ambient temperature and maximum load expected.

Output capacitors can be increased in size to any desired value above the minimum. One possible purpose of this would be to maintain the output voltages during brief conditions of negative input transients that might be characteristic of a particular system.

Capacitors must also be rated at all ambient temperatures expected in the system. To maintain regulator stability down to  $-40^{\circ}$ C, capacitors rated at that temperature must be used.

More information on capacitor selection for SMART REGULATOR®s is available in the SMART REGULATOR application note, "Compensation for Linear Regulators," document number SR003AN/D, available through the Literature Distribution Center or via our website at http://www.onsemi.com.

## Calculating Power Dissipation in a Dual Output Linear Regulator

The maximum power dissipation for a dual output regulator (Figure 4) is

$$\begin{split} P_{D(max)} &= [VIN(max) - VOUT1(min)]IOUT1(max) + \\ &[VIN(max) - VOUT2(min)]IOUT2(max) + VIN(max)IQ \end{aligned} \tag{1}$$

where:

V<sub>IN(max)</sub> is the maximum input voltage,

 $V_{OUT1(min)}$  is the minimum output voltage from  $V_{OUT1}$ ,

V<sub>OUT2(min)</sub> is the minimum output voltage from V<sub>OUT2</sub>,

 $I_{OUT1(max)}$  is the maximum output current, for the application,

 $I_{OUT2(max)}$  is the maximum output current, for the application, and

 $I_Q$  is the quiescent current the regulator consumes at both  $I_{OUT1(max)}$  and  $I_{OUT2(max)}$ .

Once the value of  $P_{D(max)}$  is known, the maximum permissible value of  $R_{\theta JA}$  can be calculated:

$$R_{\Theta JA} = \frac{150^{\circ} C - T_{A}}{P_{D}}$$
 (2)

The value of  $R_{\theta JA}$  can be compared with those in the package section of the data sheet. Those packages with  $R_{\theta JA}$ 's less than the calculated value in equation 2 will keep the die temperature below 150°C.

In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heatsink will be required.



Figure 4. Dual Output Regulator With Key Performance Parameters Labeled.

<sup>\*\*</sup>C2 and C3 are required for stability.

#### **CS8361**

#### **Heat Sinks**

A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air.

Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of  $R_{\theta JA}$ .

$$R_{\Theta}JA = R_{\Theta}JC + R_{\Theta}CS + R_{\Theta}SA$$
 (3)

where:

 $R_{\theta JC}$  = the junction-to-case thermal resistance,

 $R_{\theta CS}$  = the case-to-heatsink thermal resistance, and

 $R_{\theta SA}$  = the heatsink-to-ambient thermal resistance.

 $R_{\theta JC}$  appears in the package section of the data sheet. Like  $R_{\theta JA}$ , it too is a function of package type.  $R_{\theta CS}$  and  $R_{\theta SA}$  are functions of the package type, heatsink and the interface between them. These values appear in heat sink data sheets of heat sink manufacturers.

#### **ORDERING INFORMATION\***

| Device         | Package                           | Shipping <sup>†</sup> |
|----------------|-----------------------------------|-----------------------|
| CS8361YDPS7G   | D <sup>2</sup> PAK-7<br>(Pb-Free) | 50 Units/Rail         |
| CS8361YDPSR7G  | D <sup>2</sup> PAK-7<br>(Pb-Free) | 750 / Tape & Reel     |
| CS8361YDWF16G  | SO-16L<br>(Pb-Free)               | 46 Units/Rail         |
| CS8361YDWFR16G | SO-16L<br>(Pb-Free)               | 1000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>Contact your local sales representative for other package options including PSOP-20, TO-220-7, DIP-16, and SO-20L.





SCALE 1:1

**♦** 0.25**₩** B**₩** 

PIN 1 --INDICATOR

SOIC-16 WB CASE 751G ISSUE E

**DATE 08 OCT 2021** 

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: MILLIMETERS
- DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.
- MAXIMUM MOLD PROTRUSION OR FLASH TO BE 0.15 PER SIDE.







MOUNTING FOOTPRINT

DETAIL A



DETAIL A

END VIEW

#### **GENERIC** MARKING DIAGRAM\*

SIDE VIEW

TOP VIEW

RRRR

-16X R

**♦** 0.25**@**|T|AS|BS|



XXXXX = Specific Device Code = Assembly Location

WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98ASB42567B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-16 WB  |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





| DOCUMENT NUMBER: | 98AON14119D                       | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | D <sup>2</sup> PAK-7 (SHORT LEAD) |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

Techniques Reference Manual, SOLDERRM/D.

may or may not be present.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales