





Support & training

<span id="page-0-0"></span>

# **LP5910 300-mA Low-Noise, Low-IQ LDO**

## **1 Features**

- Input voltage range: 1.3 V to 3.3 V
- Output voltage range: 0.8 V to 2.3 V
- Output current: 300 mA
- PSRR: 75 dB at 1 kHz
- Output voltage tolerance: ±2%
- Low dropout: 120 mV (typical)
- Very low  $I<sub>O</sub>$  (enabled, no load): 12  $\mu$ A
- Low output-voltage noise: 12  $\mu V_{RMS}$
- Stable with ceramic input and output capacitors
- Thermal overload protection
- Short-circuit protection
- Reverse current protection
- Automatic output discharge for fast turnoff

## **2 Applications**

- [Mobile phones](http://www.ti.com/solution/smartphone) and [tablets](http://www.ti.com/solution/tablet-multimedia)
- [Digital cameras and audio devices](https://www.ti.com/solution/digital-still-camera)
- [Portable and battery-powered equipment](https://www.ti.com/applications/personal-electronics/portable-electronics/overview.html)
- [Portable medical equipment](http://www.ti.com/solution/blood-glucose-monitor)
- [Virtual reality](https://www.ti.com/solution/virtual-reality-headset)
- RF, PLL, VCO, and clock power supplies
- [IP cameras](http://www.ti.com/solution/blood-glucose-monitor)

## **3 Description**

The LP5910 is a low-noise LDO that can supply up to 300 mA of output current. Designed to meet the requirements of RF and analog circuits, this device provides low noise, high PSRR, low quiescent current, and superior line transient and load transient response. Using new innovative design techniques the LP5910 offers class-leading noise performance without a noise bypass capacitor and with the option for remote output capacitor placement.

The device contains a reverse current protection circuit that prevents a reverse current flow through the LDO to the IN pin when the input voltage is lower than the output voltage.

When the Enable (EN) pin is low, and the output is in an OFF state, an automatic output discharge circuit discharges the output capacitance for fast turnoff.

With its low input and low output voltage range the LP5910 is well-suited as a post DC-DC regulator (post BUCK regulator) or for single- or dual-cell applications.

The device is designed to work with a 1-μF input and a 1-μF output ceramic capacitor. A separate noise bypass capacitor is not required.

This device is available with fixed output voltages from 0.8 V to 2.3 V in 25-mV steps. Contact Texas Instruments Sales for specific voltage option needs.



#### **Device Information**(1)

(1) For all available packages, see the orderable addendum at the end of the data sheet.



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



## **Table of Contents**





## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





<span id="page-2-0"></span>

## **5 Pin Configuration and Functions**





**Figure 5-1. YKA Package, 4-Pin Ultra-Thin DSBGA, Figure 5-2. YKA Package, 4-Pin Ultra-Thin DSBGA, Top View Bottom View**



**Figure 5-3. DRV Package, 6-Pin WSON With Thermal Pad, Top View**

#### **Table 5-1. Pin Functions**





## <span id="page-3-0"></span>**6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$   $(2)$ 



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to the GND pin.

(3) Internal thermal shutdown circuitry protects the device from permanent damage.

## **6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) The maximum ambient temperature,  $(T_{A(MAX)})$  is a recommended value only and can vary depending on device power dissipation and  $\mathsf{R}_{0, \mathsf{IA}}.$  For reliable operation, the junction temperature (T $_\mathsf{J}$ ) must be limited to a maximum of 125°C. Ambient temperature (T<sub>A</sub>), thermal resistance (R<sub>θJA</sub>) , V<sub>IN</sub>, V<sub>OUT</sub>, and I<sub>OUT</sub> all define T<sub>J</sub> : T<sub>J</sub> = T<sub>A</sub> + (R<sub>θJA</sub> × ((V<sub>IN</sub> – V<sub>OUT</sub>) × I<sub>OUT</sub>).

<span id="page-4-0"></span>

## **6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/spra953)* application [report.](https://www.ti.com/lit/pdf/spra953)

(2) Thermal resistance value R<sub>θJA</sub> is based on the EIA/JEDEC High-K printed circuit board defined by: *JESD51-7 - High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages*.

(3) The PCB for the WSON/DRV package  $R_{\theta JA}$  includes two (2) thermal vias under the exposed thermal pad per EIA/JEDEC JESD51-5.

## **6.5 Electrical Characteristics**







## <span id="page-5-0"></span>**6.5 Electrical Characteristics (continued)**

 $V_{\text{IN}} = V_{\text{OUT/NOM}} + 0.5$  V,  $V_{\text{FN}} = 1$  V,  $I_{\text{OUT}} = 1$  mA,  $C_{\text{IN}} = 1$  µF, and  $C_{\text{OUT}} = 1$  µF (unless otherwise noted)<sup>(1) (2)</sup> (3)



(1) All voltages are with respect to the device GND pin.

(2) Minimum and maximum limits are ensured through test, design, or statistical correlation over the T<sub>J</sub> range of –40°C to 125°C, unless otherwise stated. Typical values represent the most likely parametric norm at  $T_A = 25^{\circ}$ C, and are provided for reference purposes only.

(3) C<sub>IN</sub>, C<sub>OUT</sub>: Low-ESR Surface-Mount-Ceramic Capacitors (MLCCs) used in setting electrical characteristics.

(4) The device maintains a stable, regulated output voltage without a load current.

(5) Quiescent current is defined here as the difference in current between the input voltage source and the load at V<sub>OUT</sub>. I<sub>Q</sub> = (I<sub>IN</sub> – I<sub>OUT</sub>)

(6) Ground current is defined here as the total current flowing to ground as a result of all input voltages applied to the device.

(7) Output reverse current  $(I_{RO})$  is measured at the IN pin.

(8) Dropout voltage is the voltage difference between the input and the output at which the output voltage drops to 100 mV below its nominal value. Dropout voltage is not a valid condition for output voltages less than 1.3 V as compliance with the minimum operating input voltage can not be ensured.

(9) There is a 1-MΩ resistor between EN and ground on the device.

(10) This specification is verified by design.

<span id="page-6-0"></span>

## **6.6 Typical Characteristics**

 $\rm V_{OUT}$  = 1.8 V, V<sub>IN</sub> = V<sub>OUT</sub> + 0.5 V, V<sub>EN</sub> = V<sub>IN</sub>, I<sub>OUT</sub> = 1 mA, C<sub>IN</sub> = 1 µF, C<sub>OUT</sub> = 1 µF, T」 = 25°C (unless otherwise noted)





## **6.6 Typical Characteristics (continued)**

 $\rm V_{OUT}$  = 1.8 V, V<sub>IN</sub> = V<sub>OUT</sub> + 0.5 V, V<sub>EN</sub> = V<sub>IN</sub>, I<sub>OUT</sub> = 1 mA, C<sub>IN</sub> = 1 µF, C<sub>OUT</sub> = 1 µF, T」 = 25°C (unless otherwise noted)





## **6.6 Typical Characteristics (continued)**







## **6.6 Typical Characteristics (continued)**

 $\rm V_{OUT}$  = 1.8 V, V<sub>IN</sub> = V<sub>OUT</sub> + 0.5 V, V<sub>EN</sub> = V<sub>IN</sub>, I<sub>OUT</sub> = 1 mA, C<sub>IN</sub> = 1 µF, C<sub>OUT</sub> = 1 µF, T」 = 25°C (unless otherwise noted)



<span id="page-10-0"></span>

## **7 Detailed Description**

## **7.1 Overview**

The LP5910 is a linear regulator capable of supplying 300-mA output current. Designed to meet the requirements of RF and analog circuits, the LP5910 device provides low noise, high PSRR, low quiescent current, and low line/load transient response figures. Using new innovative design techniques the LP5910 offers class-leading noise performance without a noise bypass capacitor and the option for remote output capacitor placement.

## **7.2 Functional Block Diagram**



## **7.3 Feature Description**

## **7.3.1 No-Load Stability**

The LP5910 remains stable and in regulation with no external load.

## **7.3.2 Thermal Overload Protection**

The LP5910 contains a thermal shutdown protection circuit to turn off the output current when excessive heat is dissipated in the LDO. Thermal shutdown occurs when the thermal junction temperature  $(\mathsf{T}_{\mathsf{J}})$  of the main pass-FET exceeds 160°C (typical). Thermal shutdown hysteresis assures that the LDO again resets (turns on) when the temperature falls to 145°C (typical).

#### **7.3.3 Short-Circuit Protection**

The LP5910 contains internal current limit which reduces output current to a safe value if the output is overloaded or shorted. Depending upon the value of  $V_{\text{IN}}$ , thermal limiting may also become active as the average power dissipated causes the die temperature to increase to the limit value (about 160°C). The hysteresis of the thermal shutdown circuitry can result in a *cyclic* behavior on the output as the die temperature heats and cools.

#### **7.3.4 Output Automatic Discharge**

The LP5910 output employs an internal 160-Ω (typical) pulldown resistance to discharge the output when the EN pin is low, and the device is disabled.

## **7.3.5 Reverse Current Protection**

The device contains a reverse current protection circuit that prevents a backward current flowing through the LDO from the OUT pin to the IN pin.



## <span id="page-11-0"></span>**7.4 Device Functional Modes**

## **7.4.1 Enable (EN)**

The LP5910 may be switched to the ON or OFF state by logic input at the EN pin. A logic-high voltage on the EN pin turns the device to the ON state. A logic-low voltage on the EN pin turns the device to the OFF state. If the application does not require the shutdown feature, the EN pin must be tied to VIN to keep the regulator output permanently in the ON state when power is applied

To ensure proper operation, the signal source used to drive the EN input must be able to swing above and below the specified turnon or turnoff voltage thresholds listed in the *[Electrical Characteristics](#page-4-0)* section under V<sub>II</sub> and V<sub>IH</sub>.

A 1-MΩ pulldown resistor ties the EN input to ground. If the EN pin is left open, the internal 1-MΩ pulldown resistor ensures that the device is turned into an OFF state by default.

When the EN pin is low, and the output is in an OFF state, the output activates an internal pulldown resistance to discharge the output capacitance for fast turnoff.

<span id="page-12-0"></span>

## **8 Applications and Implementation**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## **8.1 Application Information**

The LP5910 is designed to meet the requirements of RF and analog circuits, by providing low noise, high PSRR, low quiescent current, and low line or load transient response figures. The device offers excellent noise performance without the need for a noise bypass capacitor and is stable with input and output capacitors with a value of 1 µF. The LP5910 delivers this performance in an industry-standard DSBGA package which, for this device, is specified with a T $_{\textrm{\scriptsize{J}}}$  of –40°C to +125°C.

### **8.2 Typical Application**

Figure 8-1 shows the typical application circuit for the LP5910. Input and output capacitances may need to be increased above 1-µF minimum for some applications.



**Figure 8-1. LP5910 Typical Application**

#### **8.2.1 Design Requirements**

For typical LP5910 applications, use the parameters listed in Table 8-1.





#### **8.2.2 Detailed Design Procedure**

#### *8.2.2.1 External Capacitors*

Like most low-dropout regulators, the LP5910 requires external capacitors for regulator stability. The device is specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance.

#### *8.2.2.2 Input Capacitor*

An input capacitor is required for stability. It is recommended that a 1-µF capacitor be connected from the LP5910 IN pin to ground. (This capacitance value may be increased without limit.) The input capacitor must be



located a distance of not more than 1 cm from the IN pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input.

#### **Note**

Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a lowimpedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be guaranteed by the manufacturer to have a surge current rating sufficient for the application. There are no requirements for the equivalent series resistance (ESR) on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance remains  $1 \mu$ F  $\pm 30\%$  over the entire operating temperature range.

#### *8.2.2.3 Output Capacitor*

For capacitance values in the range of 1  $\mu$ F to 4.7  $\mu$ F, ceramic capacitors are the smallest, least expensive and have the lowest ESR values, thus making them best for eliminating high frequency noise. The ESR of a typical 1-µF ceramic capacitor is in the range of 20 mΩ to 40 mΩ, which easily meets the ESR requirement for stability for the LP5910. The temperature performance of ceramic capacitors varies by type. Most large value ceramic capacitors ( ≥ 2.2 µF) are manufactured with Z5U or Y5V temperature characteristics, which results in the capacitance dropping by more than 50% as the temperature goes from 25°C to 85°C.

A better choice for temperature coefficient in a ceramic capacitor is X7R. This type of capacitor is the most stable and holds the capacitance within ±15% over the temperature range. Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1-µF to 4.7-µF range.

### *8.2.2.4 Capacitor Characteristics*

The LP5910 is designed to work with ceramic capacitors on the input and output to take advantage of the benefits they offer. For capacitance values in the range of 1 µF to 10 µF, ceramic capacitors are the smallest, least expensive and have the lowest ESR values, thus making them best for eliminating high frequency noise. The ESR of a typical 1-µF ceramic capacitor is in the range of 20 m $\Omega$  to 40 m $\Omega$ , which easily meets the ESR requirement for stability for the LP5910.

A better choice for temperature coefficient in a ceramic capacitor is X7R. This type of capacitor is the most stable and holds the capacitance within ±15% over the temperature range. Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1-µF to 10-µF range.

Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. Also, the ESR of a typical tantalum increases about 2:1 as the temperature goes from 25°C down to –40°C, so some guard band must be allowed.

#### *8.2.2.5 Remote Capacitor Operation*

The LP5910 requires at least a 1-µF capacitor at the OUT pin, but there is no strict requirements about the location of the capacitor in regards to the pin. In practical designs the output capacitor may be located up to 10 cm away from the LDO. This means that there is no need to have a special capacitor close to the OUT pin if there is already respective capacitors in the system (like a capacitor at the input of supplied part). The remote capacitor feature helps user to minimize the number of capacitors in the system.

As a good design practice, keep the wiring parasitic inductance at a minimum, using as wide as possible traces from the LDO output to the capacitors, keeping the LDO output trace layer as close as possible to ground layer and avoiding vias on the path. If there is a need to use vias, implement as many vias as possible between the connection layers. It is recommended to keep parasitic wiring inductance less than 35 nH. For the applications with fast load transients, an input capacitor is recommended, equal to or larger to the sum of the capacitance at the output node, for the best load-transient performance.

<span id="page-14-0"></span>

## *8.2.2.6 No-Load Stability*

The LP5910 remains stable, and in regulation, with no external load.

## *8.2.2.7 Enable Control*

The LP5910 may be switched to an ON or OFF state by a logic input at the EN pin. A voltage on this pin greater than  $V_{\text{IH}}$  turns the device on, while a voltage less than  $V_{\text{IL}}$  turns the device off.

When the EN pin is low, the regulator output is off and the device typically consumes less than 1 µA. Additionally, an output pulldown circuit is activated which ensures that any charge stored on  $C_{\text{OUT}}$  is discharged to ground.

If the application does not require the use of the shutdown feature, the EN pin can be tied directly to the IN pin to keep the regulator output permanently on.

An internal 1-MΩ pulldown resistor ties the EN input to ground, ensuring that the device remains off if the EN pin is left open circuit. To ensure proper operation, the signal source used to drive the EN pin must be able to swing above and below the specified turn-on/off voltage thresholds listed in the *[Electrical Characteristics](#page-4-0)* under V<sub>IL</sub> and  $V_{IH}$ .



### **Table 8-2. Recommended Output Capacitor Specification**

### *8.2.2.8 Power Dissipation*

Knowing the device power dissipation and proper sizing of the thermal plane connected to the tab or pad is critical to ensuring reliable operation. Device power dissipation depends on input voltage, output voltage, and load conditions and can be calculated with Equation 1.

 $P_{D(MAX)} = (V_{IN(MAX)} - V_{OUT}) \times I_{OUT(MAX)}$  (1)

Power dissipation can be minimized, and greater efficiency can be achieved, by using the lowest available voltage drop option that would still be greater than the dropout voltage ( $V_{\text{DO}}$ ). However, keep in mind that higher voltage drops result in better dynamic (that is, PSRR and transient) performance.

On the WSON (DRV) package, the primary conduction path for heat is through the exposed power pad to the PCB. To ensure the device does not overheat, connect the exposed pad, through thermal vias, to an internal ground plane with an appropriate amount of copper PCB area .

On the DSBGA (YKA) package, the primary conduction path for heat is through the four bumps to the PCB.

The maximum allowable junction temperature  $(T_{J(MAX)})$  determines maximum power dissipation allowed  $(P_{D(MAX)})$  for the device package.

Power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance  $(R_{\theta,JA})$  of the combined PCB and device package and the temperature of the ambient air  $(T_A)$ , according to Equation 2 or Equation 3:

$$
T_{J(MAX)} = T_{A(MAX)} + (R_{\theta JA} \times P_{D(MAX)})
$$
\n(2)

 $P_{D(MAX)} = (T_{J(MAX)} - T_{A(MAX)}) / R_{\theta JA}$  (3)

Unfortunately, this  $R_{\theta JA}$  is highly dependent on the heat-spreading capability of the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The  $R_{\theta,IA}$ recorded in *[Thermal Information](#page-4-0)* is determined by the specific EIA/JEDEC JESD51-7 standard for PCB and copper-spreading area, and is to be used only as a relative measure of package thermal performance. For a well-designed thermal layout, R<sub>θJA</sub> is actually the sum of the package junction-to-case (bottom) thermal resistance ( $R_{\theta JCbot}$ ) plus the thermal resistance contribution by the PCB copper area acting as a heat sink.

## *8.2.2.9 Estimating Junction Temperature*

The EIA/JEDEC standard recommends the use of psi (Ψ) thermal characteristics to estimate the junction temperatures of surface mount devices on a typical PCB board application. These characteristics are not true thermal resistance values, but rather package specific thermal characteristics that offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of copper-spreading area. The key thermal characteristics (Ψ<sub>JT</sub> and Ψ<sub>JB</sub>) are given in *[Thermal Information](#page-4-0)* and are used in accordance with Equation 4 or Equation 5.

$$
T_{J(MAX)} = T_{TOP} + (\Psi_{JT} \times P_{D(MAX)})
$$
\n(4)

where

- $P_{D(MAX)}$  is explained in [Equation 1.](#page-14-0)
- $T_{\text{TOP}}$  is the temperature measured at the center-top of the device package.

$$
T_{J(MAX)} = T_{BOARD} + (\Psi_{JB} \times P_{D(MAX)})
$$
\n
$$
(5)
$$

where

- $P_{D(MAX)}$  is explained in [Equation 1.](#page-14-0)
- T<sub>BOARD</sub> is the PCB surface temperature measured 1-mm from the device package and centered on the package edge.

For more information about the thermal characteristics ΨJT and ΨJB, see the *[Semiconductor and IC Package](https://www.ti.com/lit/pdf/SPRA953) Thermal Metrics* [application report,](https://www.ti.com/lit/pdf/SPRA953) available for download at [www.ti.com](https://www.ti.com).

For more information about measuring T<sub>TOP</sub> and T<sub>BOARD</sub>, see the *[Using New Thermal Metrics](https://www.ti.com/lit/pdf/SBVA025)* application report, available for download at [www.ti.com.](https://www.ti.com)

For more information about the EIA/JEDEC JESD51 PCB used for validating R<sub>θJA</sub>, see the *[Thermal](https://www.ti.com/lit/pdf/SZZA017) [Characteristics of Linear and Logic Packages Using JEDEC PCB Designs](https://www.ti.com/lit/pdf/SZZA017)* application report, available for download at [www.ti.com.](https://www.ti.com)



<span id="page-16-0"></span>

## **9 Power Supply Recommendations**

This device is designed to operate from an input supply voltage range of 1.3 V to 3.3 V. The input supply must be well regulated and free of spurious noise. To ensure that the LP5910 output voltage is well regulated and dynamic performance is optimum, the input supply must be at least  $V_{\text{OUT}} + 0.5 V$ .



## <span id="page-17-0"></span>**10 Layout**

## **10.1 Layout Guidelines**

The dynamic performance of the LP5910 is dependant on the layout of the PCB. PCB layout practices that are adequate for typical LDOs may degrade the PSRR, noise, or transient performance of the LP5910.

Best performance is achieved by placing C<sub>IN</sub> and C<sub>OUT</sub> on the same side of the PCB as the LP5910 device, and as close as is practical to the package. The ground connections for  $C_{IN}$  and  $C_{OUT}$  must be back to the LP5910 GND pin using as wide and as short of a copper trace as is practical.

Avoid connections using long trace lengths, narrow trace widths, and/or connections through vias. These add parasitic inductances and resistance that results in inferior performance especially during transient conditions.

## **10.1.1 DSBGA Mounting**

The DSBGA package requires specific mounting techniques, which are detailed in the *[DSBGA Wafer Level Chip](https://www.ti.com/lit/pdf/SNVA009) Scale Package* [application note](https://www.ti.com/lit/pdf/SNVA009). For best results during assembly, alignment ordinals on the PC board may be used to facilitate placement of the DSBGA device.

### **10.1.2 DSBGA Light Sensitivity**

Exposing the DSBGA device to direct light may cause incorrect operation of the device. High intensity light sources such as halogen lamps can affect electrical performance if they are situated in close proximity to the device. The wavelengths that have the most detrimental effect are reds and infra-reds, which means that the fluorescent lighting used inside most buildings has little effect on performance.

## **10.2 Layout Examples**



**Figure 10-1. LP5910 Typical DSBGA Layout**



**Figure 10-2. LP5910 Typical WSON Layout**

<span id="page-18-0"></span>

## **11 Device and Documentation Support**

## **11.1 Documentation Support**

### **11.1.1 Related Documentation**

For related documentation, see the following:

- Texas Instruments, *[AN-1112 DSBGA Wafer Level Chip Scale Package](https://www.ti.com/lit/pdf/SNVA009)* application note
- Texas Instruments, *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/SPRA953)* application report
- Texas Instruments, *[Using New Thermal Metrics](https://www.ti.com/lit/pdf/SBVA025)* application report
- Texas Instruments, *[Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs](https://www.ti.com/lit/pdf/SZZA017)* [application report](https://www.ti.com/lit/pdf/SZZA017)

## **11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.3 Support Resources**

TI E2E™ [support forums](https://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use.](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

### **11.4 Trademarks**

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **11.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **11.6 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

## **Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 1-Oct-2024

**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com 1-Oct-2024

# **PACKAGE MATERIALS INFORMATION**





# **GENERIC PACKAGE VIEW**

# **DRV 6 WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **PACKAGE OUTLINE**

# **DRV0006A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **DRV0006A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



# **EXAMPLE STENCIL DESIGN**

# **DRV0006A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





# **PACKAGE OUTLINE**

# **YKA0004 DSBGA - 0.4 mm max height**

DIE SIZE BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



# **EXAMPLE BOARD LAYOUT**

# **YKA0004 DSBGA - 0.4 mm max height**

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



# **EXAMPLE STENCIL DESIGN**

# **YKA0004 DSBGA - 0.4 mm max height**

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated