# **MPM3630** 18V/3A DC/DC Module **Synchronous Step-Down Regulator** with Integrated Inductor # **DESCRIPTION** The MPM3630 is a synchronous rectified, stepdown module regulator with built-in power MOSFETs, inductor, and two capacitors. It offers a very compact solution to achieve a 3A continuous output current with excellent load and line regulation over a wide input supply range. The MPM3630 has a 1.4MHz switching frequency, which provides fast load transient response. Full protection features include over-current protection (OCP) and thermal shutdown (TSD). The MPM3630 eliminates design and manufacturing risks while dramatically improving time-to-market. The MPM3630 is available in a space-saving QFN20 (3mmx5mmx1.6mm) package. #### **FEATURES** - Complete Switch Mode Power Supply - 4.5V to 18V Wide Operating Input Range - 3A Continuous Load Current - $50m\Omega/22m\Omega$ Low RDS(ON) Internal Power **MOSFETs** - Integrated Inductor - Fixed 1.4MHz Switching Frequency - 1MHz-2MHz Frequency Sync - Internal Power Save Mode for Light Load - **Power Good Indicator** - **OCP Protection and Hiccup** - Thermal Shutdown - Output Adjustable from 0.6V - Available in QFN20 (3x5x1.6mm) Package #### **APPLICATIONS** - **Industrial Controls** - Medical and Imaging Equipment - **Telecom Applications** - LDO Replacement - Space and Resource-Limited Applications - **Distributed Power Systems** All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc. # TYPICAL APPLICATION # **ORDERING INFORMATION** | Part Number* | Package | Top Marking | |--------------|-----------------|-------------| | MPM3630GQV | QFN-20 | See Below | | | (3mmx5mmx1.6mm) | See Delow | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MPM3630GQV-Z) # **TOP MARKING** **MPYW** 3630 LLL M MP: MPS prefix Y: Year code W: Week code 3630: First four digits of the part number LLL: Lot number M: Module # **PACKAGE REFERENCE** | <b>ABSOLUTE MAXIMU</b> | JM RATINGS (1) | |-------------------------------------------------------------------------|---------------------| | V <sub>IN</sub> | 0.3V to 20V | | V <sub>OUT</sub> | 0.3V to 20V | | V <sub>SW</sub> 0.3V (-5V for <10ns) to V <sub>BST</sub> | 20V (22V for <10ns) | | All other pins | | | Continuous power dissipation | | | | 2.7W | | Junction temperature | 150°C | | Lead temperature | 260°C | | Storage temperature | 65°C to 150°C | | Recommended Operation | | | Supply voltage (V <sub>IN</sub> )<br>Output voltage (V <sub>OUT</sub> ) | | | | | | Operating junction temp. (T | | Thermal Resistance (6) θ<sub>JA</sub> θ<sub>JC</sub> QFN-20 (3mmx5mmx1.6mm) .46...... 10 ... °C/W #### Notes: - 1) Exceeding these ratings may damage the device. - For additional details on EN pin's ABS MAX rating, please refer to the "Enable/SYNC Control" section. - 3) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 5) In practical design, the minimum V<sub>OUT</sub> is limited by the minimum on-time. To allow a margin, a 50ns on-time is recommended for calculating. To set the output voltage above 5.5V, please refer to the application information. - 6) Measured on JESD51-7, 4-layer PCB. # **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 12V, $T_J$ = -40°C to +125°C<sup>(7)</sup>, typical value is tested at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |------------------------------------------------|-------------------------|----------------------------------|------|------|------|-----------------| | Supply current (shutdown) | I <sub>IN</sub> | VEN = 0V | | 5.5 | 8 | μA | | Supply current (quiescent) | Iq | V <sub>FB</sub> = 0.7V | | 320 | 420 | μA | | HS switch on resistance | HS <sub>RDS-ON</sub> | V <sub>BST-SW</sub> = 5V | | 50 | | mΩ | | LS switch on resistance | LS <sub>RDS-ON</sub> | V <sub>CC</sub> = 5V | | 22 | | mΩ | | Inductor DC resistance | L <sub>DCR</sub> | | | 40 | | mΩ | | Switch leakage | SW <sub>LKG</sub> | $V_{EN} = 0V$ , $V_{SW} = 0V$ | | | 1 | μA | | Current limit (8) | LIMIT | 30% Duty cycle | 5 | 6.5 | | Α | | Oscillator frequency | f <sub>SW</sub> | V <sub>FB</sub> = 0.5V | 1100 | 1400 | 1600 | kHz | | Foldback frequency | <b>f</b> FB | V <sub>FB</sub> = 200mV | | 0.4 | | fsw | | Maximum duty cycle | D <sub>MAX</sub> | V <sub>FB</sub> = 500mV | 85 | 90 | | % | | Minimum on time <sup>(8)</sup> | TON_MIN | | | 50 | | ns | | Feedback voltage | $V_{FB}$ | T <sub>A</sub> = 25°C | 594 | 600 | 606 | mV | | Feedback voltage | $V_{FB}$ | | 591 | 600 | 609 | mV | | Feedback current | I <sub>FB</sub> | V <sub>FB</sub> = 620mV | | 10 | 50 | nA | | EN Rising threshold | V <sub>EN_RISING</sub> | | 1.2 | 1.4 | 1.6 | V | | EN Falling threshold | V <sub>EN_FALLING</sub> | | 1.1 | 1.25 | 1.4 | V | | EN input current | I <sub>EN</sub> | V <sub>EN</sub> = 2V | | 1.8 | | μA | | EN turn off delay(8) | EN <sub>Td-off</sub> | | | 2.5 | | μs | | SYNC frequency range | | | 1000 | | 2000 | kHz | | VIN under-voltage lockout threshold—rising | INUV∨th | | 3.9 | 4.1 | 4.3 | V | | VIN under-voltage lockout threshold—hysteresis | INUV <sub>HYS</sub> | | | 740 | | mV | | PG rising threshold | PG <sub>Vth-Hi</sub> | | 0.87 | 0.92 | 0.97 | $V_{FB}$ | | PG falling threshold | PG <sub>Vth-Lo</sub> | | 0.76 | 0.81 | 0.86 | V <sub>FB</sub> | | PG rising delay | $PG_{Td}$ | Rising edge | | 110 | | μs | | PG falling delay | PG⊤d | Falling edge | | 26 | | | | PG sink current capability | $V_{PG}$ | Sink 2mA | | | 0.4 | V | | PG leakage current | I <sub>PG-LEAK</sub> | 4.5V | | 2 | | μA | | VCC regulator | Vcc | | | 5 | | V | | VCC load regulation | | I <sub>CC</sub> = 5mA | | | 3 | % | | Soft-start time | tss | V <sub>OUT</sub> from 10% to 90% | | 2.2 | | ms | | Thermal shutdown (8) | | | | 150 | | °C | | Thermal hysteresis (8) | | | | 20 | | °C | #### Notes: <sup>7)</sup> Not tested in production. Guaranteed by over-temperature correlation. <sup>8)</sup> Guaranteed by engineering sample characterization test. # TYPICAL CHARACTERISTICS $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C, unless otherwise noted. LOAD CURRENT (A) W INPUT VOLTAGE (V) LOAD CURRENT (A) # TYPICAL CHARACTERISTICS (continued) $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C, unless otherwise noted. 3.0 40 -25 -10 5 20 35 50 65 80 95 110125 TEMPERATURE (°C) 5.5 40 -25 -10 5 20 35 50 65 80 95 110125 TEMPERATURE (°C) # TYPICAL PERFORMANCE CHARACTERISTICS Performance waveforms are captured from the evaluation board discussed in the Design Example section. $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, $C_{OUT}$ = 22 $\mu$ Fx2, $T_A$ = 25°C, unless otherwise noted. 1ms/div. 100ms/div. 1ms/div. # TYPICAL PERFORMANCE CHARACTERISTICS Performance waveforms are captured from the evaluation board discussed in the Design Example section. $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, $C_{OUT}$ = 22 $\mu$ Fx2, $T_A$ = 25°C, unless otherwise noted. #### Shutdown through Enable I<sub>OUT</sub>=3A #### **Load Transient Response** I<sub>OUT</sub> transient from 1.5A to 3A **Short-Circuit Steady State** #### **Short-Circuit Entry** I<sub>OUT</sub>=0A 4ms/div. **Short-Circuit Recovery** I<sub>OUT</sub>=0A V<sub>OUT</sub> [ 2V/div. V<sub>PG</sub> 5V/div. V<sub>SW</sub> 10V/div. I<sub>OUT</sub> I 10A/div. # **PIN FUNCTIONS** | Package<br>Pin # | Name | Description | | | |-------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | FB | <b>Feedback.</b> Connect FB to the tap of an external resistor divider from the output to AGND to set the output voltage. To prevent current-limit runaway during a short-circuit fault, the frequency foldback comparator lowers the oscillator frequency when the FB voltage is below 240mV. Place the resistor divider as close as possible to FB. Avoid placing vias on the FB traces. | | | | 2 | VCC | <b>Internal 5V LDO output.</b> The internal circuit integrates an LDO output capacitor, so there is no need to add an external capacitor. | | | | 3 | AGND | <b>Analog ground.</b> Reference ground of the logic circuit. It needs to be connected to PGND on PCB layout. | | | | 4, 5, 6 | SW | <b>Switch Output.</b> There is no needed connection for the SW pins, but a large copper plane is recommended on pins 4, 5, and 6 for improved heat sink. | | | | 7, 8, 9 | OUT | Power output. Connect the load to OUT. An output capacitor is needed. | | | | 10, 15, 19,<br>20 | NC | DO NOT CONNECT. NC must be left floating. | | | | 11 | BST | <b>Bootstrap.</b> The bootstrap capacitor is integrated internally. There is no need for external connections. | | | | 12, 13, 14 | PGND | <b>Power ground.</b> Reference ground of the power device. PCB layout requires extra care (see Page 15). For best results, connect to PGND with copper and vias. | | | | 16 | IN | <b>Supply voltage.</b> IN supplies power for the internal MOSFET and regulator. The MPM3630 operates from a +4.5V to +18V input rail. It requires a low ESR and low-inductance capacitor to decouple the input rail. Place the input capacitor very close to IN and connect it with wide PCB traces and multiple vias. | | | | 17 | EN/SYN<br>C | <b>Enable/Sync.</b> EN = high to enable the module. Floating EN or connecting it to ground will disable the converter. Apply an external clock to EN to change the switching frequency. | | | | 18 | PG | Power good indicator. Open drain structure. | | | | | | | | | Figure 1: Functional Block Diagram # **OPERATION** The MPM3630 high is а frequency. synchronous, rectified, step-down, switch-mode converter with built-in power MOSFETs. integrated inductor, and two capacitors. It offers a very compact solution that achieves a 3A continuous output current with excellent load and line regulation over a 4.5V to 18V input supply range. The MPM3630 has three working modes: advanced asynchronous modulation (AAM), similar to PFM mode, discontinuous conduction mode (DCM), and continuous conduction mode (CCM). The load current increases as the device transitions from AAM mode to DCM to CCM. ### **AAM Operation** In a light-load condition, the MPM3630 operates in AAM mode (see Figure 2). V<sub>COMP</sub> is the erroramplifier output, which represents the peak inductor current information. When V<sub>COMP</sub> is lower than V<sub>AAM</sub>, the internal clock is blocked. This causes the MPM3630 to skip pulses, achieving the light-load power save. Refer to AN032 for additional details. The internal clock re-sets every time V<sub>COMP</sub> exceeds V<sub>AAM</sub>. Simultaneously, the high-side MOSFET (HS-FET) turns on and remains on until V<sub>ILsense</sub> reaches the value set by V<sub>COMP</sub>. Figure 2: Simplified AAM Control Logic #### **DCM Control Operation** The V<sub>COMP</sub> ramps up as the output current increases. When its minimum value exceeds V<sub>AAM</sub>, the device enters DCM. In this mode the internal 1.4MHz clock initiates the PWM cycle, the HS-FET turns on and remains on until $V_{II \text{ sense}}$ reaches the value set by $V_{COMP}$ (after a period of dead time), and then the low-side MOSFET (LS-FET) turns on and remains on until the inductor-current value decreases to zero. The device repeats the same operation in every clock cycle to regulate the output voltage (see Figure 3). Figure 3: DCM Control Operation # **CCM Control Operation** The device enters CCM from DCM once the inductor current no longer drops to zero in a clock cycle. In CCM, the internal 1.4MHz clock initiates the PWM cycle, the HS-FET turns on and remains on until V<sub>ILsense</sub> reaches the value set by V<sub>COMP</sub> (after a period of dead time), and then the LS-FET turns on and remains on until the next clock cycle starts. The device repeats the same operation in every clock cycle to regulate the output voltage. If V<sub>ILsense</sub> does not reach the value set by V<sub>COMP</sub> within 90% of one PWM period, the HS-FET will be forced off. #### Internal V<sub>CC</sub> Regulator A 5V internal regulator powers most of the internal circuitries. This regulator takes V<sub>IN</sub> and operates in the full V<sub>IN</sub> range. After EN pulls high, when $V_{IN}$ exceeds 5V, the output of the regulator is in full regulation. When V<sub>IN</sub> is less than 5V, the output decreases, and the part integrates an internal decoupling capacitor. There is no need to add an external VCC output capacitor. # **Error Amplifier (EA)** The error amplifier compares the FB pin voltage to the internal 0.6V reference (V<sub>REF</sub>) and outputs a current proportional to the difference between the two. This output current then charges or discharges the internal compensation network to form the COMP which voltage, controls the power MOSFETcurrent. The optimized internal compensation network minimizes the external component counts and simplifies the control loop design. #### **Under-Voltage Lockout (UVLO)** Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The MPM3630 UVLO comparator monitors the output voltage of the internal regulator (VCC). The UVLO rising threshold is about 4.1V while its falling threshold is 3.36V. #### **ENABLE/SYNC Control (EN)** EN turns the converter on and off. Drive EN high to turn on the converter; drive EN low to turn off the converter. An internal $1.1M\Omega$ resistor from EN to GND allows EN to be floated to shut down the chip. EN is clamped internally using a 5.6V series-Zener-diode (see Figure 4). Figure 4: 5.6V Zener Diode Connection Connecting EN to a voltage source directly without a pull-up resistor requires limiting the amplitude of the voltage source to ≤ 5V to prevent damage to the Zener diode. Connecting the EN input through a pull-up resistor to the voltage on VIN limits the EN input current to less than 100µA. For example, with 12V connected to V<sub>IN</sub>, $R_{PULLUP} \ge (12V - 5.6V) \div 100 \mu A = 64k\Omega$ . For external clock synchronization, connect a clock with a frequency range between 1MHz and 2MHz. 2.2ms after the output voltage is set, the internal clock rising edge will synchronize with the external clock rising edge. Meanwhile the width of the high level should be longer than 250ns, and the width of the low level should be longer than 100ns. # **Internal Soft Start (SS)** The soft start prevents the converter output voltage from overshooting during startup. When the chip starts, the internal circuitry generates a soft-start voltage (SS) that ramps up from 0V to 5V. When SS is lower than REF, the error amplifier uses SS as the reference. When SS is higher than REF, the error amplifier uses REF as the reference. The SS time is set to 2.2ms internally. # **Power Good Indicator (PG)** The MPM3630 has power good (PG) output to indicate whether the output voltage of the module is ready. PG is an open-drain output. Connect PG to VCC (or another voltage source) through a pull-up resistor (e.g. 10 k $\Omega$ ). When the input voltage is applied, PG is pulled down to GND before the internal Vss > 1V. Once Vss > 1V (when VFB is above 92% of VREF), PG is pulled high (after a 110 µs delay). During normal operation, PG is pulled low when the VFB drops below 81% of VREF (after a 26µs delay). MPM3630 Since the doesn't implement dedicated output over-voltage protection, PG will not respond to an output over-voltage condition. #### Over-Current Protection (OCP) and Hiccup The MPM3630 has a cycle-by-cycle overcurrent limiting control. When the inductor current peak value exceeds the internal peak current limit threshold, the HS-FET turns off and the LS-FET turns on, remaining on until the inductor current falls below the internal valley current limit threshold. The valley current limit circuit is employed to decrease the operation frequency (after the peak current limit threshold is triggered). Meanwhile, the output voltage drops until V<sub>FB</sub> is below the under-voltage (UV) threshold (240mV, typically). Once UV is triggered, the MPM3630 enters hiccup mode to re-start the part periodically. This protection mode is useful when the output is dead-shorted to ground and greatly reduces the average short-circuit current to alleviate thermal issues and protect the converter. The MPM3630 exits hiccup mode once the over-current condition is removed. # Thermal Shutdown (TSD) Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die reaches temperatures that exceed 150°C, it shuts down the whole chip. When the temperature drops below its lower threshold, typically 130°C, the chip is enabled again. # Floating Driver and Bootstrap Charging An internal bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection. This UVLO's rising threshold is 2.2V with a hysteresis of 150mV. The bootstrap capacitor voltage is regulated internally by V<sub>IN</sub> through D1. M1, C4, L1, and C2 (see Figure 5). If (V<sub>IN</sub>-V<sub>SW</sub>) exceeds 5V, U1 will regulate M1 to maintain a 5V BST voltage across C4. Figure 5: Internal Bootstrap Charging Circuit #### Startup and Shutdown If both $V_{IN}$ and $V_{EN}$ exceed their respective thresholds, the chip starts up. The reference block starts first, generating stable reference voltage, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuitries. Three events shut down the chip: $V_{IN}$ low, $V_{EN}$ low, and thermal shutdown. During the shutdown procedure, the signaling path is blocked first to avoid any fault triggering. The COMP voltage and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command. #### **Additional RC Snubber Circuit** An additional RC snubber circuit can be chosen to clamp the voltage spike and damp the ringing voltage for better EMI performance. The power dissipation of the RC snubber circuit is estimated using Equation (1): $$P_{Loss} = f_S \times C_S \times V_{IN}^2 \tag{1}$$ Where f<sub>S</sub> is the switching frequency, C<sub>s</sub> is the snubber capacitor, and V<sub>IN</sub> is the input voltage. For improved efficiency, the value of C<sub>S</sub> should not be set too high. Generally, a $4.99\Omega$ R<sub>s</sub> and a 470pF C<sub>S</sub> are recommended to generate the RC snubber circuit (see Figure 6). Figure 6: Additional RC Snubber Circuit # **APPLICATION INFORMATION** # **Setting the Output Voltage** The external resistor divider sets the output voltage (see Typical Application on page 1). The feedback resistor R1 also sets the feedback loop bandwidth with the internal compensation capacitor (see Figure 7). R2 is then given using Equation (2): $$R2 = \frac{R1}{\frac{V_{\text{out}}}{0.6V} - 1}$$ (2) Figure 7: Feedback Network Table 1 lists the recommended resistor values for common output voltages. Table 1: Resistor Selection for Common Output Voltages | Tollagoo | | | | | | |-------------------------|------------|------------|------------|------------|--------------------------| | V <sub>оит</sub><br>(V) | R1<br>(kΩ) | R2<br>(kΩ) | R3<br>(kΩ) | C3<br>(pF) | С <sub>оит</sub><br>(µF) | | 1.0 | 51 | 76.8 | 51 | | 3x22 | | 1.2 | 51 | 51 | 51 | | 3x22 | | 1.5 | 51 | 34 | 51 | | 3x22 | | 1.8 | 51 | 25.5 | 0 | 22 | 2x22 | | 2.5 | 51 | 16 | 0 | | 2x22 | | 3.3 | 51 | 11.3 | 0 | | 2x22 | | 5 | 51 | 6.98 | 0 | | 2x22 | Normally, it is recommended to set the output voltage from 0.6V to 5.5V. However, it can be set higher than 5.5V. In this case, the output-voltage ripple is larger due to a larger inductor ripple current. An additional output capacitor is needed to reduce the output ripple voltage. If the output voltage is high, heat dissipation becomes more important. Please refer to the "PCB Layout Guidelines" section to achieve better thermal performance. Also, the output will downgrade when the output voltage is higher than 5.5V due to thermal concerns. ## **Selecting the Input Capacitor** The input current to the step-down converter is discontinuous, therefore it requires a capacitor to supply the AC current to the step-down converter while maintaining the DC input voltage. Use low ESR capacitors for the best performance. Use ceramic capacitors with X5R or X7R dielectrics for best results because of their low ESR and small temperature coefficients. For most applications, use a $22\mu F$ capacitor. Since the capacitor absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated using Equation (3) and Equation (4): $$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ (3) The worst case condition occurs at $V_{IN} = 2V_{OUT}$ , where: $$I_{C1} = \frac{I_{LOAD}}{2} \tag{4}$$ To simplify, choose an input capacitor with an RMS current rating greater than half of the maximum load current. The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (e.g. $0.1\mu F$ ) placed as close to the IC as possible. When using ceramic capacitors, make sure that they have enough capacitance to provide sufficient charge to prevent excessive voltage ripple at input. The input voltage ripple caused by capacitance can be estimated with Equation (5): $$\Delta V_{IN} = \frac{I_{LOAD}}{f_S \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ (5) ## **Selecting the Output Capacitor** The output capacitor (C2) maintains the DC output voltage. Use ceramic, tantalum, or low-ESR electrolytic capacitors. For best results, use low ESR capacitors to keep the output voltage ripple low. The output voltage ripple can be estimated using Equation (6): # MPM3630 – SYNCHRONOUS STEP-DOWN MODULE WITH INTEGRATED INDUCTOR Where $L_1$ is the inductor value and $R_{ESR}$ is the equivalent series resistance (ESR) value of the output capacitor, and $L_1$ =1 $\mu$ H. For ceramic capacitors, the capacitance dominates the impedance at the switching frequency, and the capacitance causes the majority of the output voltage ripple. For simplification, the output voltage ripple can be estimated using Equation (7): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{s}}^2 \times L_1 \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$ (7) For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. To simlpify, the output ripple can be approximated with Equation (8): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$ (8) The characteristics of the output capacitor also affect the stability of the regulation system. The MPM3630 can be optimized for a wide range of capacitance and ESR values. ### PCB Layout (9) Efficient PCB layout is critical to achieve stable operation, especially for input capacitor placement. For best results, see Figure 8 and follow the guidelines below: - Place the high current paths GND and IN very close to the device with short, direct, and wide traces. - 2. Use a large ground plane to connect directly to PGND. Add vias near PGND if the bottom layer is ground plane. - 3. Place the ceramic input capacitor close to IN and the PGND pins. Keep the connection of the input capacitor and IN as short and wide as possible. - Place the external feedback resistors next to FB. - 5. Keep the feedback network away from the switching node. #### Notes: The recommended layout is based on the Figure 14 Typical Application circuit. **Top Layer** Bottom Layer Figure 8: Recommended PCB Layout # **Design Example** Below is a design example following the application guidelines for the specifications below: Table 2: Design Example | V <sub>IN</sub> | 12V | |------------------|------| | V <sub>OUT</sub> | 3.3V | | lo | 3A | The detailed application schematic is shown in Figure 14. The typical performance and circuit waveforms have been shown in the Typical Performance Characteristics section. For more device applications, please refer to the related Evaluation Board Datasheets. # TYPICAL APPLICATION CIRCUITS **Figure 9: Vo = 1V, Io = 3A** Figure 10: Vo = 1.2V, lo = 3A Figure 11: Vo = 1.5V, Io = 3A Figure 12: Vo = 1.8V, Io = 3A Figure 13: Vo = 2.5V, lo = 3A Figure 14: Vo = 3.3V, lo = 3A Figure 15: Vo = 5, Io = 3A # **PACKAGE INFORMATION** # QFN-20 (3mmx5mmx1.6mm) PIN 1 ID 0-125X45° TYP NOTE 2-0.20 0.775 0.375 0.00 0.40 1.25 2.10 **TOP VIEW** **BOTTOM VIEW** **SIDE VIEW** **NOTE:** - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) SHADED AREA IS THE KEEP-OUT ZONE. ANY PCB METAL TRACE AND VIA ARE NOT ALLOWED TO **CONNECT TO THIS AREA ELECTRICALLY OR** MECHANICALLY. - 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX. - 4) JEDEC REFERENCE IS MO-220. - 5) DRAWING IS NOT TO SCALE. # **Revision History** | | Revision | Description | | |-------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | | date | Description | Updated | | R1.02 | 5/26/2020 | Analog ground. Reference ground of the logic circuit. AGND is connected internally to PGND. There is no need to add external connections to PGND. we need to correct it to: Analog ground. Reference ground of the logic circuit. It needs to be connected to PGND on PCB layout. | Page 9 | **NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.